亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? pci.c

?? linux下的BOOT程序原碼,有需要的可以來(lái)下,保證好用
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人自拍视频在线| 成人av网站在线| 一区二区中文字幕在线| 欧美欧美欧美欧美| 91丨porny丨国产入口| 久久99国产精品成人| 亚洲一区二区五区| 国产精品成人免费精品自在线观看| 欧美丰满美乳xxx高潮www| 99久久久国产精品| 国产美女娇喘av呻吟久久| 午夜精品在线看| 亚洲精品精品亚洲| 国产免费久久精品| 欧美精品一区二区蜜臀亚洲| 欧美日韩一区二区三区高清| 成人av影院在线| 国产一本一道久久香蕉| 男人的天堂亚洲一区| 亚洲国产精品欧美一二99| 最新成人av在线| 中文字幕第一区二区| 26uuu国产电影一区二区| 欧美肥妇毛茸茸| 精品视频在线视频| 在线看不卡av| 色欧美片视频在线观看在线视频| 国产成人亚洲综合a∨婷婷图片| 老司机精品视频线观看86| 性久久久久久久| 亚洲成av人片一区二区三区| 亚洲综合丝袜美腿| 最新国产精品久久精品| 国产精品嫩草久久久久| 国产精品私人影院| 欧美激情中文不卡| 欧美经典一区二区| 久久精品国产精品青草| 三级成人在线视频| 偷拍与自拍一区| 日韩精品电影在线| 日本亚洲电影天堂| 免费观看久久久4p| 蜜桃传媒麻豆第一区在线观看| 日韩av一区二区三区四区| 石原莉奈在线亚洲二区| 日韩高清一区二区| 美女免费视频一区二区| 久久99热这里只有精品| 久久69国产一区二区蜜臀| 国产最新精品精品你懂的| 国产一区二区三区高清播放| 国产一区激情在线| 成人av先锋影音| 色婷婷狠狠综合| 欧美日韩精品是欧美日韩精品| 欧美久久久久久蜜桃| 日韩欧美中文字幕精品| 久久午夜羞羞影院免费观看| 国产亚洲一区二区三区在线观看 | 亚洲国产激情av| 国产精品三级av在线播放| 亚洲视频一区在线| 亚洲高清三级视频| 蜜臀va亚洲va欧美va天堂 | 日韩福利视频导航| 狠狠色狠狠色综合系列| 波多野结衣中文字幕一区| 色婷婷av久久久久久久| 91精品国产色综合久久ai换脸 | 欧美性videosxxxxx| 欧美一区二区三区四区在线观看 | 91麻豆国产香蕉久久精品| 欧美色倩网站大全免费| 欧美一卡二卡三卡四卡| 久久久五月婷婷| 亚洲欧美电影一区二区| 日韩 欧美一区二区三区| 国产成人免费视频一区| 欧美午夜寂寞影院| 欧美精品一区二区三区一线天视频| 国产精品毛片久久久久久久| 亚洲国产日韩一级| 国产乱人伦偷精品视频不卡| 91女人视频在线观看| 日韩欧美美女一区二区三区| 国产精品无遮挡| 三级在线观看一区二区| 成人黄色软件下载| 日韩欧美一区二区三区在线| 亚洲欧洲一区二区三区| 日本美女一区二区三区| 91一区一区三区| 欧美成人官网二区| 亚洲一区二区三区视频在线| 国产精品一区三区| 亚洲视频香蕉人妖| 国产最新精品免费| 精品视频在线免费观看| 国产精品免费网站在线观看| 日韩精品欧美成人高清一区二区| 成人免费观看男女羞羞视频| 欧美老年两性高潮| 亚洲私人影院在线观看| 国产在线一区观看| 在线电影一区二区三区| 国产精品久久久久久久裸模| 六月婷婷色综合| 欧美日韩视频在线观看一区二区三区| 欧美韩国日本综合| 狠狠久久亚洲欧美| 91麻豆精品国产| 一区二区三区日韩欧美| 波多野结衣中文一区| 精品91自产拍在线观看一区| 亚洲 欧美综合在线网络| 91影院在线免费观看| 日本一区二区三区视频视频| 麻豆精品一区二区综合av| 欧美日韩国产综合一区二区 | 免费不卡在线视频| 欧美日韩中文另类| 亚洲精品大片www| 成人app网站| 国产精品色在线| 国产一区二区三区在线观看免费 | 中文字幕成人网| 国产精品一二三四五| 欧美电影免费提供在线观看| 丝袜国产日韩另类美女| 欧美日韩精品欧美日韩精品一综合| 亚洲人成人一区二区在线观看 | 国产精品二区一区二区aⅴ污介绍| 九一久久久久久| 欧美一区二区三区色| 日韩av在线发布| 91麻豆精品国产91久久久久久久久| 亚洲第一电影网| 欧美精选午夜久久久乱码6080| 亚洲午夜激情网站| 欧美日韩一区二区三区不卡 | 成人一区二区三区在线观看| 国产亚洲精品7777| 国产不卡在线视频| 国产精品免费人成网站| a级高清视频欧美日韩| 亚洲欧洲国产日本综合| 色天使色偷偷av一区二区| 亚洲一区二区综合| 欧美精品电影在线播放| 蜜桃久久精品一区二区| 久久亚洲一区二区三区四区| 国产成人午夜99999| 国产精品妹子av| 色婷婷亚洲婷婷| 日韩在线播放一区二区| 久久综合色天天久久综合图片| 国产一区欧美一区| 国产精品免费丝袜| 欧美无人高清视频在线观看| 日韩电影免费在线观看网站| xnxx国产精品| jizz一区二区| 亚洲二区在线视频| 精品欧美乱码久久久久久| 国产iv一区二区三区| 亚洲激情av在线| 日韩午夜中文字幕| 国产成都精品91一区二区三| 成人欧美一区二区三区| 欧美日韩国产不卡| 国产麻豆午夜三级精品| 自拍偷拍亚洲激情| 欧美一级日韩免费不卡| 国产成人综合在线观看| 一区二区三区四区在线播放| 欧美一区午夜精品| 成人精品免费网站| 肉肉av福利一精品导航| 免费观看成人av| 综合激情成人伊人| 91精品国产综合久久国产大片| 国产一区二区三区精品欧美日韩一区二区三区| 国产女同互慰高潮91漫画| 欧美日本一区二区三区四区| 国产精品中文有码| 亚洲午夜在线视频| 欧美韩日一区二区三区四区| 欧美视频一区二区在线观看| 国产精品 欧美精品| 午夜欧美大尺度福利影院在线看| 国产视频在线观看一区二区三区| 欧美亚洲禁片免费| 成人丝袜视频网| 日韩av电影免费观看高清完整版 | 日本黄色一区二区| 国产一区二区三区免费在线观看| 亚洲综合色网站| 国产精品亲子乱子伦xxxx裸| 欧美v日韩v国产v|