亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ixp425pci.h

?? u-boot-1.1.6 源碼包
?? H
字號:
/* * IXP PCI Init * (C) Copyright 2004 eslab.whut.edu.cn * Yue Hu(huyue_whut@yahoo.com.cn), Ligong Xue(lgxue@hotmail.com) * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef _IXP425PCI_H_#define _IXP425PCI_H_#define TRUE	1#define FALSE	0#define OK	0#define ERROR	-1#define BOOL	int#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC * \			    IXP425_PCI_MAX_FUNC_ON_BUS)enum PciBarId{	CSR_BAR=0,	IO_BAR,	SD_BAR,	NO_BAR};/*Base address register descriptor*/typedef struct{	unsigned int size;	unsigned int address;} PciBar;typedef struct{	unsigned int bus;	unsigned int device;	unsigned int func;	unsigned int irq;	BOOL error;	unsigned short vendor_id;	unsigned short device_id;	/*We need an extra entry in this array for dummy placeholder*/	PciBar bar[IXP425_PCI_MAX_BAR_PER_FUNC + 1];} PciDevice;/* Mask definitions*/#define IXP425_PCI_TOP_WORD_OF_LONG_MASK	0xffff0000#define IXP425_PCI_TOP_BYTE_OF_LONG_MASK	0xff000000#define IXP425_PCI_BOTTOM_WORD_OF_LONG_MASK	0x0000ffff#define IXP425_PCI_BOTTOM_TRIBYTES_OF_LONG_MASK 0x00ffffff#define IXP425_PCI_BOTTOM_NIBBLE_OF_LONG_MASK	0x0000000f#define IXP425_PCI_MAX_UINT32			0xffffffff#define IXP425_PCI_BAR_QUERY			0xffffffff#define IXP425_PCI_BAR_MEM_BASE 0x100000#define IXP425_PCI_BAR_IO_BASE	0x000000/*define the maximum number of bus segments - we support a single segment*/#define IXP425_PCI_MAX_BUS  1/*define the maximum number of cards per bus segment*/#define IXP425_PCI_MAX_DEV  4/*define the maximum number of functions per device*/#define IXP425_PCI_MAX_FUNC 8/* define the maximum number of separate functions that we can   potentially have on the bus*/#define IXP425_PCI_MAX_FUNC_ON_BUS (1+ IXP425_PCI_MAX_FUNC *	\				    IXP425_PCI_MAX_DEV *	\				    IXP425_PCI_MAX_BUS)/*define the maximum number of BARs per function*/#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC *	\			    IXP425_PCI_MAX_FUNC_ON_BUS)#define PCI_NP_CBE_BESL	 (4)#define PCI_NP_AD_FUNCSL (8)#define REG_WRITE(b,o,v) (*(volatile unsigned int*)((b+o))=(v))#define REG_READ(b,o,v)	 ((v)=(*(volatile unsigned int*)((b+o))))#define PCI_DELAY	500#define USEC_LOOP_COUNT 533#define PCI_SETTLE_USEC 200#define PCI_MIN_RESET_ASSERT_USEC 2000/*Register addressing definitions for PCI controller configuration  and status registers*/#define PCI_CSR_BASE (0xC0000000)/*#define PCI_NP_AD_OFFSET       (0x00)#define PCI_NP_CBE_OFFSET      (0x04)#define PCI_NP_WDATA_OFFSET    (0x08)#define PCI_NP_RDATA_OFFSET    (0x0C)#define PCI_CRP_OFFSET	       (0x10)#define PCI_CRP_WDATA_OFFSET   (0x14)#define PCI_CRP_RDATA_OFFSET   (0x18)#define PCI_CSR_OFFSET	       (0x1C)#define PCI_ISR_OFFSET	       (0x20)#define PCI_INTEN_OFFSET       (0x24)#define PCI_DMACTRL_OFFSET     (0x28)#define PCI_AHBMEMBASE_OFFSET  (0x2C)#define PCI_AHBIOBASE_OFFSET   (0x30)#define PCI_PCIMEMBASE_OFFSET  (0x34)#define PCI_AHBDOORBELL_OFFSET (0x38)#define PCI_PCIDOORBELL_OFFSET (0x3C)#define PCI_ATPDMA0_AHBADDR    (0x40)#define PCI_ATPDMA0_PCIADDR    (0x44)#define PCI_ATPDMA0_LENADDR    (0x48)#define PCI_ATPDMA1_AHBADDR    (0x4C)#define PCI_ATPDMA1_PCIADDR    (0x50)#define PCI_ATPDMA1_LENADDR    (0x54)#define PCI_PTADMA0_AHBADDR    (0x58)#define PCI_PTADMA0_PCIADDR    (0x5C)#define PCI_PTADMA0_LENADDR    (0x60)#define PCI_PTADMA1_AHBADDR    (0x64)#define PCI_PTADMA1_PCIADDR    (0x68)#define PCI_PTADMA1_LENADDR    (0x6C)*//*Non prefetch registers bit definitions*//*#define NP_CMD_INTACK	   (0x0)#define NP_CMD_SPECIAL	   (0x1)#define NP_CMD_IOREAD	   (0x2)#define NP_CMD_IOWRITE	   (0x3)#define NP_CMD_MEMREAD	   (0x6)#define NP_CMD_MEMWRITE	   (0x7)#define NP_CMD_CONFIGREAD  (0xa)#define NP_CMD_CONFIGWRITE (0xb)*//*define the default setting of the AHB memory base reg*/#define IXP425_PCI_AHBMEMBASE_DEFAULT 0x00010203#define IXP425_PCI_AHBIOBASE_DEFAULT  0x0#define IXP425_PCI_PCIMEMBASE_DEFAULT 0x0/*define the default settings for the controller's BARs*/#ifdef IXP425_PCI_SIMPLE_MAPPING#define IXP425_PCI_BAR_0_DEFAULT 0x00000000#define IXP425_PCI_BAR_1_DEFAULT 0x01000000#define IXP425_PCI_BAR_2_DEFAULT 0x02000000#define IXP425_PCI_BAR_3_DEFAULT 0x03000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#else#define IXP425_PCI_BAR_0_DEFAULT 0x40000000#define IXP425_PCI_BAR_1_DEFAULT 0x41000000#define IXP425_PCI_BAR_2_DEFAULT 0x42000000#define IXP425_PCI_BAR_3_DEFAULT 0x43000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#endif/*Configuration Port register bit definitions*/#define PCI_CRP_WRITE BIT(16)/*ISR (Interrupt status) Register bit definitions*/#define PCI_ISR_PSE   BIT(0)#define PCI_ISR_PFE   BIT(1)#define PCI_ISR_PPE   BIT(2)#define PCI_ISR_AHBE  BIT(3)#define PCI_ISR_APDC  BIT(4)#define PCI_ISR_PADC  BIT(5)#define PCI_ISR_ADB   BIT(6)#define PCI_ISR_PDB   BIT(7)/*INTEN (Interrupt Enable) Register bit definitions*/#define PCI_INTEN_PSE	BIT(0)#define PCI_INTEN_PFE	BIT(1)#define PCI_INTEN_PPE	BIT(2)#define PCI_INTEN_AHBE	BIT(3)#define PCI_INTEN_APDC	BIT(4)#define PCI_INTEN_PADC	BIT(5)#define PCI_INTEN_ADB	BIT(6)#define PCI_INTEN_PDB	BIT(7)/*PCI configuration regs.*/#define PCI_CFG_VENDOR_ID	0x00#define PCI_CFG_DEVICE_ID	0x02#define PCI_CFG_COMMAND		0x04#define PCI_CFG_STATUS		0x06#define PCI_CFG_REVISION	0x08#define PCI_CFG_PROGRAMMING_IF	0x09#define PCI_CFG_SUBCLASS	0x0a#define PCI_CFG_CLASS		0x0b#define PCI_CFG_CACHE_LINE_SIZE 0x0c#define PCI_CFG_LATENCY_TIMER	0x0d#define PCI_CFG_HEADER_TYPE	0x0e#define PCI_CFG_BIST		0x0f#define PCI_CFG_BASE_ADDRESS_0	0x10#define PCI_CFG_BASE_ADDRESS_1	0x14#define PCI_CFG_BASE_ADDRESS_2	0x18#define PCI_CFG_BASE_ADDRESS_3	0x1c#define PCI_CFG_BASE_ADDRESS_4	0x20#define PCI_CFG_BASE_ADDRESS_5	0x24#define PCI_CFG_CIS		0x28#define PCI_CFG_SUB_VENDOR_ID	0x2c#define PCI_CFG_SUB_SYSTEM_ID	0x2e#define PCI_CFG_EXPANSION_ROM	0x30#define PCI_CFG_RESERVED_0	0x34#define PCI_CFG_RESERVED_1	0x38#define PCI_CFG_DEV_INT_LINE	0x3c#define PCI_CFG_DEV_INT_PIN	0x3d#define PCI_CFG_MIN_GRANT	0x3e#define PCI_CFG_MAX_LATENCY	0x3f#define PCI_CFG_SPECIAL_USE	0x41#define PCI_CFG_MODE		0x43/*Specify the initial command we send to PCI devices*/#define INITIAL_PCI_CMD (PCI_CMD_IO_ENABLE	   \			 | PCI_CMD_MEM_ENABLE	   \			 | PCI_CMD_MASTER_ENABLE   \			 | PCI_CMD_WI_ENABLE)/*define the sub vendor and subsystem to be used */#define IXP425_PCI_SUB_VENDOR_SYSTEM 0x00000000#define PCI_IRQ_LINES		4#define PCI_CMD_IO_ENABLE	0x0001	/* IO access enable */#define PCI_CMD_MEM_ENABLE	0x0002	/* memory access enable */#define PCI_CMD_MASTER_ENABLE	0x0004	/* bus master enable */#define PCI_CMD_MON_ENABLE	0x0008	/* monitor special cycles enable */#define PCI_CMD_WI_ENABLE	0x0010	/* write and invalidate enable */#define PCI_CMD_SNOOP_ENABLE	0x0020	/* palette snoop enable */#define PCI_CMD_PERR_ENABLE	0x0040	/* parity error enable */#define PCI_CMD_WC_ENABLE	0x0080	/* wait cycle enable */#define PCI_CMD_SERR_ENABLE	0x0100	/* system error enable */#define PCI_CMD_FBTB_ENABLE	0x0200	/* fast back to back enable *//*CSR Register bit definitions*/#define PCI_CSR_HOST  BIT(0)#define PCI_CSR_ARBEN BIT(1)#define PCI_CSR_ADS   BIT(2)#define PCI_CSR_PDS   BIT(3)#define PCI_CSR_ABE   BIT(4)#define PCI_CSR_DBT   BIT(5)#define PCI_CSR_ASE   BIT(8)#define PCI_CSR_IC    BIT(15)/*Configuration command bit definitions*/#define PCI_CFG_CMD_IOAE BIT(0)#define PCI_CFG_CMD_MAE	 BIT(1)#define PCI_CFG_CMD_BME	 BIT(2)#define PCI_CFG_CMD_MWIE BIT(4)#define PCI_CFG_CMD_SER	 BIT(8)#define PCI_CFG_CMD_FBBE BIT(9)#define PCI_CFG_CMD_MDPE BIT(24)#define PCI_CFG_CMD_STA	 BIT(27)#define PCI_CFG_CMD_RTA	 BIT(28)#define PCI_CFG_CMD_RMA	 BIT(29)#define PCI_CFG_CMD_SSE	 BIT(30)#define PCI_CFG_CMD_DPE	 BIT(31)/*DMACTRL DMA Control and status Register*/#define PCI_DMACTRL_APDCEN  BIT(0)#define PCI_DMACTRL_APDC0   BIT(4)#define PCI_DMACTRL_APDE0   BIT(5)#define PCI_DMACTRL_APDC1   BIT(6)#define PCI_DMACTRL_APDE1   BIT(7)#define PCI_DMACTRL_PADCEN  BIT(8)#define PCI_DMACTRL_PADC0   BIT(12)#define PCI_DMACTRL_PADE0   BIT(13)#define PCI_DMACTRL_PADC1   BIT(14)#define PCI_DMACTRL_PADE1   BIT(15)/* GPIO related register */#undef IXP425_GPIO_GPOUTR#undef IXP425_GPIO_GPOER#undef IXP425_GPIO_GPINR#undef IXP425_GPIO_GPISR#undef IXP425_GPIO_GPIT1R#undef IXP425_GPIO_GPIT2R#undef IXP425_GPIO_GPCLKR#define IXP425_GPIO_GPOUTR	0xC8004000#define IXP425_GPIO_GPOER	0xC8004004#define IXP425_GPIO_GPINR	0xC8004008#define IXP425_GPIO_GPISR	0xC800400C#define IXP425_GPIO_GPIT1R	0xC8004010#define IXP425_GPIO_GPIT2R	0xC8004014#define IXP425_GPIO_GPCLKR	0xC8004018#define READ_GPIO_REG(addr,val) \		(val) = *((volatile int *)(addr));#define WRITE_GPIO_REG(addr,val) \		*((volatile int *)(addr)) = (val);#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
丝袜亚洲另类欧美综合| 欧美疯狂性受xxxxx喷水图片| 亚洲日韩欧美一区二区在线| 欧美日韩激情在线| 国产成人精品三级| 日韩精品一二三| 亚洲特黄一级片| 久久久精品一品道一区| 欧美日韩一区三区四区| 经典三级视频一区| 亚洲网友自拍偷拍| 中文字幕欧美一区| 国产一区二区精品久久91| 性做久久久久久免费观看| 国产精品理论片| 久久午夜电影网| 91精品国产综合久久福利软件| 99久久国产综合色|国产精品| 久久综合成人精品亚洲另类欧美 | 亚洲情趣在线观看| 黄页视频在线91| 日韩国产高清影视| 亚洲一区二区三区中文字幕在线 | 五月综合激情日本mⅴ| 亚洲国产成人午夜在线一区| 国产成人精品www牛牛影视| 免费xxxx性欧美18vr| 一区二区久久久久| 成人欧美一区二区三区1314| 久久精品一区蜜桃臀影院| 精品国产一区二区在线观看| 欧美一级黄色片| 91精品麻豆日日躁夜夜躁| 一本色道久久综合亚洲aⅴ蜜桃| 国产精品资源在线看| 日本三级韩国三级欧美三级| 亚洲成人免费观看| 无码av中文一区二区三区桃花岛| 一区二区三区不卡视频在线观看| 国产精品夫妻自拍| 日韩理论片网站| 中文字幕在线不卡一区二区三区| 国产精品久久久久精k8 | 色综合色综合色综合色综合色综合 | 中文字幕在线一区二区三区| 国产精品人成在线观看免费| 国产女主播一区| 亚洲高清视频在线| 午夜久久久影院| 日产欧产美韩系列久久99| 丝袜诱惑制服诱惑色一区在线观看| 亚洲成人手机在线| 五月天丁香久久| 日韩精品视频网| 九九九精品视频| 懂色一区二区三区免费观看| 国产福利精品一区| 成人午夜碰碰视频| 一本一道综合狠狠老| 欧美日韩一区成人| 精品三级在线看| 日本一区二区三级电影在线观看 | 欧美伦理电影网| 欧美一级搡bbbb搡bbbb| 久久综合九色综合欧美亚洲| 欧美国产丝袜视频| 国产精品初高中害羞小美女文| 国产精品国产精品国产专区不片| 亚洲精品videosex极品| 日韩影院在线观看| 国产成人精品亚洲日本在线桃色| 成人激情午夜影院| 欧美日韩在线三级| 成人免费视频播放| 色女孩综合影院| 精品久久久久久亚洲综合网| 中文欧美字幕免费| 三级不卡在线观看| 成人黄色国产精品网站大全在线免费观看| 91免费看视频| 国产一区二区三区在线观看精品 | 天天综合网天天综合色| 国产色产综合色产在线视频| **欧美大码日韩| 奇米色一区二区| 成人黄色国产精品网站大全在线免费观看| 欧美日韩大陆一区二区| 国产欧美日本一区二区三区| 偷拍自拍另类欧美| 欧美日韩视频在线观看一区二区三区 | 一区二区三区在线看| 久久99精品久久久久婷婷| 91在线视频观看| 精品国产伦一区二区三区免费| 亚洲视频一二三区| 麻豆中文一区二区| 欧美自拍偷拍一区| 国产亚洲一区二区三区在线观看| 亚洲国产精品久久久久婷婷884| 国产在线国偷精品产拍免费yy| 日本道精品一区二区三区 | 亚洲va欧美va人人爽| 亚洲人午夜精品天堂一二香蕉| 蜜臀久久99精品久久久久宅男| 成人精品视频一区二区三区| 欧美嫩在线观看| 国产精品视频免费看| 免费一级欧美片在线观看| 色综合 综合色| 国产精品美女久久久久久| 免费不卡在线观看| 91精品欧美综合在线观看最新| 亚洲嫩草精品久久| 成人午夜短视频| 精品日本一线二线三线不卡| 天天操天天综合网| 在线观看网站黄不卡| 亚洲欧洲一区二区在线播放| 国产一区二区三区久久悠悠色av| 欧美日本韩国一区| 亚洲国产成人av好男人在线观看| caoporen国产精品视频| 国产日韩精品视频一区| 国内精品国产成人| 日韩欧美成人一区| 麻豆精品在线观看| 欧美一卡2卡三卡4卡5免费| 亚洲成人黄色小说| 欧美日韩成人综合天天影院 | 日韩视频国产视频| 日av在线不卡| 在线播放国产精品二区一二区四区| 有码一区二区三区| 欧美性大战久久久| 亚洲超碰精品一区二区| 欧美三级韩国三级日本三斤| 欧美丰满美乳xxx高潮www| 亚洲精品国产一区二区精华液| 高清久久久久久| 久久精品无码一区二区三区| 国产精品99久久久久久久vr | 亚洲久本草在线中文字幕| 91美女在线观看| 亚洲美女区一区| 色婷婷综合久久久| 亚洲一区二区三区四区的| 在线观看av不卡| 日韩精品欧美精品| 精品国内二区三区| 国产成人无遮挡在线视频| 亚洲欧美在线另类| 欧美少妇bbb| 免费观看日韩av| 国产午夜亚洲精品理论片色戒| 久草在线在线精品观看| 久久精品在线观看| 91蝌蚪porny| 日韩二区三区四区| 久久久久久久久蜜桃| av日韩在线网站| 亚洲第一会所有码转帖| 日韩免费成人网| 成人美女视频在线观看| 亚洲欧美另类小说| 欧美精品亚洲一区二区在线播放| 麻豆精品久久久| 亚洲欧洲精品成人久久奇米网| 亚洲最新视频在线播放| 日韩一区二区三| 成人国产精品免费| 一级做a爱片久久| 日韩欧美国产一区二区三区| 精品一区二区三区日韩| 亚洲国产精品精华液ab| 91视频观看视频| 日韩欧美卡一卡二| 93久久精品日日躁夜夜躁欧美| 舔着乳尖日韩一区| 中文字幕精品一区二区三区精品 | 欧美日韩国产一级片| 激情另类小说区图片区视频区| 中文字幕在线观看一区二区| 欧美丝袜自拍制服另类| 国产99久久久国产精品免费看| 亚洲激情六月丁香| 精品国产乱码久久久久久久| 日本高清不卡aⅴ免费网站| 日韩激情在线观看| 国产精品久久一卡二卡| 欧美嫩在线观看| 亚洲欧美色图小说| 久久午夜国产精品| 欧美裸体一区二区三区| 91年精品国产| 国产精品自拍av| 免费一区二区视频| 亚洲风情在线资源站| 中文字幕一区二区三区视频| 日韩欧美一区二区久久婷婷| 91久久精品网|