亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? s3c4510b.h

?? u-boot-1.1.6 源碼包
?? H
字號(hào):
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品视频yy9299一区| 国产夜色精品一区二区av| 亚洲国产经典视频| 六月婷婷色综合| 色一情一伦一子一伦一区| 国产无一区二区| 日日噜噜夜夜狠狠视频欧美人| 成人性生交大片免费看视频在线| 日韩午夜av电影| 亚洲免费看黄网站| 国产91丝袜在线播放九色| 欧美一区二区精美| 亚洲图片欧美综合| 91久久奴性调教| 国产精品毛片大码女人| 国产精品一区一区三区| 日韩三级精品电影久久久| 亚洲一区二区三区国产| 99久久精品国产精品久久| 久久精品人人做人人综合| 美美哒免费高清在线观看视频一区二区 | 国产精品情趣视频| 另类人妖一区二区av| 51久久夜色精品国产麻豆| 一区二区三区资源| 91免费精品国自产拍在线不卡| 国产精品免费免费| 成人午夜在线播放| 国产欧美日韩在线| 成人综合在线观看| 国产精品三级电影| 大白屁股一区二区视频| 中文成人av在线| 成人国产精品免费观看动漫| 国产日产欧产精品推荐色| 国产精品中文有码| 日本一区二区三区电影| 大白屁股一区二区视频| 国产精品美女久久久久久久久久久| 国产91精品露脸国语对白| 日本一区二区免费在线观看视频 | 亚洲一区二区美女| 色噜噜狠狠成人中文综合| 综合久久综合久久| 91美女在线观看| 亚洲精品中文字幕乱码三区| 色噜噜狠狠成人中文综合 | 日本一区二区电影| av资源站一区| 亚洲免费观看高清完整版在线| 色婷婷av一区二区三区gif| 亚洲黄色片在线观看| 欧美吻胸吃奶大尺度电影| 肉肉av福利一精品导航| 欧美一区二区啪啪| 国产在线精品一区在线观看麻豆| 久久综合狠狠综合久久激情 | 精品综合久久久久久8888| 久久综合av免费| 成人久久视频在线观看| 亚洲欧美偷拍三级| 欧美日韩三级视频| 免费精品99久久国产综合精品| 精品久久久久久久久久久久久久久 | 亚洲欧洲三级电影| 欧美日韩专区在线| 蜜臂av日日欢夜夜爽一区| 久久综合九色综合97婷婷女人 | 九九九久久久精品| 国产精品久久毛片| 欧美色综合网站| 久久国产欧美日韩精品| 国产精品视频免费| 欧美日韩国产小视频| 激情图片小说一区| 亚洲视频一区二区在线| 欧美一级一级性生活免费录像| 国产一区二区精品在线观看| 国产精品免费视频观看| 欧美日韩一区二区三区四区五区| 久久精品久久99精品久久| 欧美国产禁国产网站cc| 欧美做爰猛烈大尺度电影无法无天| 丝袜美腿成人在线| 欧美激情一区在线| 欧美久久久久久久久| 国产成人精品免费一区二区| 亚洲综合精品自拍| 国产亚洲精品资源在线26u| 日本韩国精品在线| 久久99精品一区二区三区三区| 中文字幕一区二区三区精华液| 欧美日韩精品一区二区| 国产盗摄视频一区二区三区| 午夜a成v人精品| 欧美经典一区二区| 欧美一区二区三区电影| 91丨九色丨蝌蚪富婆spa| 蜜桃在线一区二区三区| 亚洲精选一二三| 久久精品视频一区二区| 91麻豆精品久久久久蜜臀 | 国产乱码一区二区三区| 亚洲一区免费视频| 欧美国产成人精品| 日韩三级视频在线观看| 在线观看视频一区| 国产电影一区二区三区| 日韩成人精品在线| 亚洲日本va午夜在线影院| 精品国产伦一区二区三区免费| 色94色欧美sute亚洲线路二| 国产一区二区三区不卡在线观看| 亚洲成av人片www| 成人欧美一区二区三区小说 | 欧美午夜宅男影院| 99国产一区二区三精品乱码| 精品一区二区三区影院在线午夜 | 午夜精品久久久久久久久久| 国产精品久久一卡二卡| 精品久久国产97色综合| 欧美日韩三级在线| 91亚洲精品乱码久久久久久蜜桃| 国内精品写真在线观看| 日日骚欧美日韩| 一区二区三区精品久久久| 中文字幕一区av| 国产肉丝袜一区二区| 日韩精品一区二区三区视频播放| 欧美乱妇15p| 欧美日韩在线三级| 一本一道综合狠狠老| 成人av在线看| 国产高清在线精品| 国产在线视频一区二区三区| 蜜臀精品久久久久久蜜臀 | 国产精品入口麻豆九色| 精品国精品国产尤物美女| 日韩午夜激情av| 91精品国产免费| 91精品午夜视频| 欧美高清你懂得| 777亚洲妇女| 91精品在线观看入口| 69精品人人人人| 欧美狂野另类xxxxoooo| 欧美日韩一区三区四区| 欧美在线观看一区二区| 色婷婷av一区二区三区gif| 一本大道久久a久久综合婷婷| 成人app在线观看| 91在线小视频| 日本久久一区二区三区| 色屁屁一区二区| 91国产丝袜在线播放| 一本一道综合狠狠老| 欧美性受极品xxxx喷水| 欧美三区在线观看| 欧美日韩国产一级| 日韩精品一区二区三区视频| 精品国产青草久久久久福利| 欧美精品一区二区三区一线天视频 | 成人av午夜影院| 91在线视频播放地址| 色婷婷精品大在线视频| 欧洲精品一区二区| 91 com成人网| 欧美xxxxxxxx| 国产三区在线成人av| 中国色在线观看另类| 综合自拍亚洲综合图不卡区| 亚洲精品高清视频在线观看| 亚洲国产欧美另类丝袜| 日本特黄久久久高潮| 激情图区综合网| av一二三不卡影片| 一本一本大道香蕉久在线精品 | 日韩欧美成人一区二区| 精品国一区二区三区| 国产日产精品一区| 亚洲精品国产一区二区精华液| 亚洲一区二区欧美| 老鸭窝一区二区久久精品| 国产尤物一区二区| 99热精品一区二区| 欧美情侣在线播放| 久久免费的精品国产v∧| 国产精品久久久久天堂| 香蕉加勒比综合久久| 久久国产尿小便嘘嘘尿| 99久久99久久精品国产片果冻| 欧美视频一区二区三区四区| 欧美第一区第二区| 国产精品的网站| 婷婷综合五月天| 国产成人久久精品77777最新版本| 色综合久久中文综合久久牛| 宅男噜噜噜66一区二区66| 亚洲国产成人午夜在线一区| 一区二区三区中文在线观看|