亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.c

?? u-boot-1.1.6 源碼包
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩美少妇| 亚洲在线免费播放| 亚洲免费伊人电影| 麻豆精品蜜桃视频网站| 波多野结衣中文一区| 91精品国产日韩91久久久久久| 中文字幕一区二区三中文字幕| 蜜臀久久99精品久久久久宅男| 色哦色哦哦色天天综合| 欧美国产视频在线| 久久99久久精品| 欧美日韩一区在线观看| 亚洲色大成网站www久久九九| 国产麻豆日韩欧美久久| 91麻豆精品国产91久久久| 亚洲一区二区三区四区中文字幕| 丰满少妇久久久久久久| 精品理论电影在线观看| 麻豆一区二区三| 欧美精品自拍偷拍动漫精品| 亚洲乱码精品一二三四区日韩在线| 国产麻豆一精品一av一免费 | 亚洲一区在线观看免费| 国产91对白在线观看九色| 精品成人一区二区| 美国十次综合导航| 欧美一级久久久| 美女脱光内衣内裤视频久久影院| 在线播放中文字幕一区| 天堂一区二区在线| 欧美人妇做爰xxxⅹ性高电影 | 欧美午夜电影网| 亚洲日本青草视频在线怡红院| 国产99精品国产| 国产嫩草影院久久久久| 成年人网站91| 亚洲老妇xxxxxx| 欧美人动与zoxxxx乱| 日本aⅴ精品一区二区三区| 日韩一区二区中文字幕| 久久精品国产精品亚洲精品| 久久这里都是精品| 成人精品国产一区二区4080| 中文字幕一区二| 色丁香久综合在线久综合在线观看| 亚洲精品国产精品乱码不99| 欧洲中文字幕精品| 日韩经典中文字幕一区| 精品免费视频.| 成人性视频网站| 亚洲精品视频在线观看免费| 欧美午夜片在线看| 久久99精品一区二区三区三区| 久久婷婷成人综合色| 国产成人亚洲精品狼色在线| 一区在线中文字幕| 欧美日韩精品三区| 精久久久久久久久久久| 亚洲色图欧美在线| 欧美福利视频导航| 国产成人午夜视频| 亚洲18女电影在线观看| 久久久久久免费网| 欧美天天综合网| 国产麻豆精品95视频| 中文字幕色av一区二区三区| 欧美日本一区二区| 成人免费av资源| 午夜视频一区二区| 国产精品三级视频| 欧美剧情电影在线观看完整版免费励志电影| 免费成人av在线播放| 成人免费在线播放视频| 日韩一区二区三区视频在线| 99国内精品久久| 另类欧美日韩国产在线| 综合欧美一区二区三区| 精品国产污网站| 在线国产电影不卡| 成人免费高清在线观看| 蜜桃久久久久久| 一区二区三区国产精华| 国产日韩欧美不卡| 日韩一区二区在线看片| 91传媒视频在线播放| 国产精品羞羞答答xxdd| 日本91福利区| 亚洲成人资源网| 亚洲欧美偷拍卡通变态| 国产校园另类小说区| 911精品产国品一二三产区| 91麻豆免费看| 国产成人综合视频| 国内精品国产成人国产三级粉色| 亚洲自拍偷拍av| 亚洲日本一区二区| 中文字幕一区二区三区视频| 精品欧美久久久| 欧美一区二区三区日韩视频| 欧美图区在线视频| 欧美性猛交xxxx乱大交退制版 | 久久se精品一区二区| 亚洲国产欧美在线| 亚洲天堂av老司机| 国产精品第四页| 国产精品免费视频网站| 久久久久9999亚洲精品| 久久香蕉国产线看观看99| 日韩欧美的一区二区| 欧美一区二区三区四区久久| 欧美久久久久免费| 欧美男人的天堂一二区| 欧美日韩一本到| 欧美乱妇15p| 91精品综合久久久久久| 欧美一级艳片视频免费观看| 91精品国产综合久久久蜜臀图片 | 99久久99久久精品免费看蜜桃 | 国产毛片精品一区| 国产成人自拍网| 波多野洁衣一区| 91丨porny丨蝌蚪视频| 91香蕉视频mp4| 色爱区综合激月婷婷| 欧美系列一区二区| 91精品国产色综合久久ai换脸| 欧美一级搡bbbb搡bbbb| 精品国产sm最大网站| 国产日产欧美一区| 日韩毛片在线免费观看| 一区二区不卡在线视频 午夜欧美不卡在| 亚洲欧美日韩国产一区二区三区| 亚洲综合色丁香婷婷六月图片| 午夜精品福利一区二区蜜股av| 日韩成人av影视| 极品尤物av久久免费看| 波多野结衣精品在线| 欧美日韩国产另类不卡| 精品国免费一区二区三区| 欧美国产激情一区二区三区蜜月| 亚洲男人电影天堂| 日韩国产一二三区| 国产成人在线网站| 欧美日韩在线不卡| 久久免费精品国产久精品久久久久 | 美国欧美日韩国产在线播放| 国精产品一区一区三区mba视频 | 国产日韩欧美在线一区| 亚洲欧美aⅴ...| 老鸭窝一区二区久久精品| 成人黄色在线看| 欧美一区二区三区免费视频| 欧美国产激情二区三区| 午夜激情综合网| 成人免费毛片嘿嘿连载视频| 宅男在线国产精品| 亚洲欧洲另类国产综合| 久久99久久精品| 欧美伊人久久久久久久久影院| 久久久久九九视频| 日韩一区精品视频| 99热99精品| 久久精品日韩一区二区三区| 亚洲大片精品永久免费| 不卡av在线网| 久久先锋影音av| 日精品一区二区| 91蜜桃传媒精品久久久一区二区| 日韩欧美电影一区| 亚洲高清免费观看| 色综合天天综合网天天看片| 欧美精品一区在线观看| 亚洲国产视频直播| 91美女精品福利| 日本一区二区视频在线观看| 美女视频第一区二区三区免费观看网站 | 在线视频一区二区三| 久久久久久久久久久久电影| 天天综合天天综合色| 91色porny| 日本一区二区免费在线观看视频| 日本亚洲免费观看| 欧美日韩成人在线一区| 亚洲一级片在线观看| 色婷婷av久久久久久久| 中文字幕中文字幕一区二区| 懂色av一区二区夜夜嗨| 欧美国产日韩在线观看| 国产在线播精品第三| 欧美zozozo| 麻豆精品一二三| 日韩视频一区二区| 免费高清不卡av| 日韩欧美在线影院| 日本欧美韩国一区三区| 91精品国产品国语在线不卡| 天天操天天综合网| 欧美精品久久一区| 免费观看在线色综合| 精品国产乱码久久久久久久久|