亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.c

?? u-boot-1.1.6 源碼包
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久久久久久久免费樱桃| 久久精品国产精品亚洲红杏| 欧美一区二区三区影视| av电影在线观看一区| 美脚の诱脚舐め脚责91| 美女免费视频一区二区| 国产欧美精品区一区二区三区| 成人自拍视频在线| 国产成人免费av在线| 亚洲高清免费视频| 一区二区三区在线不卡| 国产精品免费视频观看| 欧美日韩成人在线| 欧美少妇一区二区| 欧美日韩大陆一区二区| 欧美在线免费观看视频| caoporen国产精品视频| 99视频热这里只有精品免费| 男女性色大片免费观看一区二区 | 蜜桃精品在线观看| 亚洲色图19p| 亚洲蜜桃精久久久久久久| 欧美国产成人精品| 亚洲国产精品成人综合色在线婷婷 | 欧美色网站导航| 欧美日韩免费电影| 国产成人激情av| 不卡av电影在线播放| 99re66热这里只有精品3直播| 成a人片国产精品| 国产乱码精品一区二区三区av | 日韩三级在线免费观看| 2017欧美狠狠色| 欧美第一区第二区| 99热精品国产| 欧美日韩一区在线观看| 欧美精品第1页| 久久久精品一品道一区| 精品国产sm最大网站免费看| 久久免费视频一区| 欧美国产一区在线| 亚洲精品成人精品456| 中文字幕巨乱亚洲| 亚洲成人精品一区二区| 国产裸体歌舞团一区二区| 麻豆传媒一区二区三区| 国产精品主播直播| 国产黄色91视频| 不卡一区二区三区四区| 制服.丝袜.亚洲.中文.综合| 久久综合九色综合欧美亚洲| 1024成人网色www| 懂色中文一区二区在线播放| 日本乱人伦aⅴ精品| 欧美一区二区三区电影| 国产精品家庭影院| 免费观看成人鲁鲁鲁鲁鲁视频| 美女视频黄 久久| 久久超碰97中文字幕| 国产在线日韩欧美| 91丨九色丨蝌蚪丨老版| 欧美va亚洲va在线观看蝴蝶网| 中文字幕在线不卡一区| 日韩二区三区四区| 国产成人午夜99999| 国产99久久久国产精品| 91精品国产综合久久国产大片| 国产精品久久网站| 国产精品毛片高清在线完整版 | 精品国产乱码久久久久久蜜臀| 欧美精品第1页| 亚洲免费观看高清完整版在线| 日本最新不卡在线| 色天天综合色天天久久| 国产欧美日韩另类视频免费观看| 一区二区三区日韩| 91原创在线视频| 欧美日韩免费在线视频| 亚洲欧美偷拍另类a∨色屁股| 国产精品自拍一区| 制服丝袜国产精品| 偷窥国产亚洲免费视频| 欧美性色综合网| 91精品久久久久久久91蜜桃 | 高清国产一区二区| 国产性做久久久久久| 极品少妇一区二区| 欧美电影免费观看高清完整版在线观看| 亚洲精品伦理在线| 欧美最新大片在线看| 久久网站热最新地址| 久久成人羞羞网站| xnxx国产精品| 国产成人午夜视频| 中文字幕一区二区三区在线观看 | 日韩不卡手机在线v区| 欧美性生交片4| 亚洲超丰满肉感bbw| 欧美日本国产视频| 午夜不卡在线视频| 日韩一区和二区| 久久91精品国产91久久小草| 国产精品色眯眯| 欧美一区二区视频在线观看2020 | 中文字幕亚洲一区二区av在线| 91麻豆视频网站| 久久精品免费看| 亚洲靠逼com| 精品国产一区二区三区不卡| 777a∨成人精品桃花网| 国产精品99久久久久久宅男| 亚洲精品视频一区二区| 日韩欧美在线综合网| 91蜜桃视频在线| 韩国欧美国产1区| 亚洲国产欧美另类丝袜| 国产午夜精品一区二区| 91精品国产高清一区二区三区蜜臀| 国产电影精品久久禁18| 日韩黄色片在线观看| 日韩美女视频一区二区| 日韩欧美国产精品一区| 一本大道久久a久久综合婷婷| 精品一区二区三区av| 亚洲国产精品一区二区尤物区| 中文字幕不卡在线播放| 日韩欧美国产综合| 欧美日韩另类一区| 色哟哟一区二区三区| 国产不卡视频在线播放| 美脚の诱脚舐め脚责91 | 韩日av一区二区| 日韩中文字幕不卡| 怡红院av一区二区三区| 欧美激情中文不卡| 久久综合狠狠综合久久综合88| 欧美日韩dvd在线观看| 在线中文字幕一区二区| youjizz久久| 成人av午夜电影| 成人性生交大合| 国产成人免费视频精品含羞草妖精| 久久精品二区亚洲w码| 秋霞av亚洲一区二区三| 日产欧产美韩系列久久99| 亚洲福利视频三区| 亚洲mv大片欧洲mv大片精品| 亚洲一区二区综合| 亚洲中国最大av网站| 一区二区三区美女| 五月婷婷激情综合网| 天天综合日日夜夜精品| 天天综合网 天天综合色| 丝袜诱惑制服诱惑色一区在线观看| 亚洲一区二区三区四区在线观看| 亚洲综合男人的天堂| 五月天亚洲婷婷| 日本美女一区二区| 精品一区二区三区在线观看| 经典一区二区三区| 成人性生交大合| 欧美影片第一页| 欧美久久久久免费| 精品国产伦一区二区三区观看方式| 久久午夜羞羞影院免费观看| 国产精品色在线| 一区2区3区在线看| 另类综合日韩欧美亚洲| 国产精品一级二级三级| 一本大道久久a久久综合婷婷| 欧美挠脚心视频网站| 日韩一区二区三区在线视频| 国产视频在线观看一区二区三区| 欧美国产日韩在线观看| 亚洲国产色一区| 精品一区二区三区香蕉蜜桃| 成人丝袜高跟foot| 一本色道久久综合亚洲91| 9191久久久久久久久久久| 日韩色视频在线观看| 中文字幕日韩av资源站| 亚洲18女电影在线观看| 精品亚洲免费视频| 成人免费视频一区二区| 欧美日韩亚洲另类| 国产精品视频九色porn| 美日韩一区二区| 99国产一区二区三精品乱码| 欧美福利视频导航| 国产精品第一页第二页第三页| 日本强好片久久久久久aaa| 成人免费高清在线| 欧美成人欧美edvon| 亚洲乱码一区二区三区在线观看| 蜜桃视频一区二区| 欧美在线免费播放| 欧美国产成人精品| 成人sese在线| 精品国产乱码久久久久久影片| 亚洲精品中文字幕乱码三区 |