亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xspcore.vhd

?? the vhdl model of usb. it is very helpful.
?? VHD
字號:
--------------------------------------------------------------------------------
-- Copyright (c) 2000 by Trenz Electronic.
-- Duenner Kirchweg 77, 32257 Buende, Germany, www.trenz-electronic.de
--     
-- This program is free software; you can redistribute it and/or modify
-- it under the terms of the GNU General Public License as published by
-- the Free Software Foundation; either version 2 of the License, or
-- (at your option) any later version.
--     
-- This program is distributed in the hope that it will be useful,
-- but WITHOUT ANY WARRANTY; without even the implied warranty of
-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
-- GNU General Public License for more details.
--     
-- You should have received a copy of the GNU General Public License
-- along with this program; if not, write to the Free Software
-- Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
--------------------------------------------------------------------------------
-- Project:      Full-Speed USB 1.1 Function Controller
-- File:         xspCORE.vhd
-- Description:  XSP-010 board, FPGA core logic.
-- Version:      FB, 2000jul29
--------------------------------------------------------------------------------

library IEEE;
use IEEE.std_logic_1164.all;

entity xspCORE is
	port(
		OSC:  in    STD_LOGIC;
		RD:   in    STD_LOGIC;
		WR:   in    STD_LOGIC;
		A:    in    STD_LOGIC_VECTOR (15 downto 0);
		DIN:  in    STD_LOGIC_VECTOR (7 downto 0);
		PC_D: in    STD_LOGIC_VECTOR (7 downto 0);
		DDRV: out   STD_LOGIC;
		RST:  out   STD_LOGIC;
		XTAL: out   STD_LOGIC;
		DOUT: out   STD_LOGIC_VECTOR (7 downto 0);
		S:    out   STD_LOGIC_VECTOR (6 downto 0);
		P1:   inout STD_LOGIC_VECTOR (7 downto 0)
		);
end xspCORE;

--------------------------------------------------------------------------------
architecture BHV of xspCORE is
	
	---- Signal declarations used on the diagram ----
	
	signal DI : STD_LOGIC_VECTOR (3 downto 1);
	signal NK : STD_LOGIC_VECTOR (3 downto 1);
	signal ST : STD_LOGIC_VECTOR (3 downto 1);
	signal TG : STD_LOGIC_VECTOR (3 downto 1);
	signal TX : STD_LOGIC_VECTOR (7 downto 0);
	signal BUS897 : STD_LOGIC_VECTOR (2 downto 0);
	signal BUS901 : STD_LOGIC_VECTOR (7 downto 0);
	signal BUS905 : STD_LOGIC_VECTOR (7 downto 0);
	signal BUS909 : STD_LOGIC_VECTOR (7 downto 0);
	signal BUS913 : STD_LOGIC_VECTOR (7 downto 0);
	signal BUS917 : STD_LOGIC_VECTOR (6 downto 0);
	signal NET1855 : STD_LOGIC;
	signal NET1859 : STD_LOGIC;
	signal NET1863 : STD_LOGIC;
	signal NET1867 : STD_LOGIC;
	signal NET1871 : STD_LOGIC;
	signal NET390 : STD_LOGIC;
	signal NET921 : STD_LOGIC;
	signal NET925 : STD_LOGIC;
	signal NET929 : STD_LOGIC;
	
	---- Component declarations -----
	
	component usbEP0
		generic(
			epin_mask : bit_vector(3 downto 0) := "0001";
			episo_mask : bit_vector(3 downto 0) := "0000";
			epout_mask : bit_vector(3 downto 0) := "0001";
			epsetup_mask : bit_vector(3 downto 0) := "0001"
			);
		port (
			clk12 : in STD_LOGIC;
			clk48 : in STD_LOGIC;
			datain : in STD_LOGIC_VECTOR (3 downto 1);
			nak : in STD_LOGIC_VECTOR (3 downto 1);
			rst : in STD_LOGIC;
			stall : in STD_LOGIC_VECTOR (3 downto 1);
			togglein : in STD_LOGIC_VECTOR (3 downto 1);
			txd : in STD_LOGIC_VECTOR (7 downto 0);
			uc_adx : in STD_LOGIC_VECTOR (2 downto 0);
			uc_ctrl : in STD_LOGIC_VECTOR (7 downto 0);
			uc_dadx : in STD_LOGIC_VECTOR (6 downto 0);
			uc_dwr : in STD_LOGIC_VECTOR (7 downto 0);
			uc_wradx : in STD_LOGIC;
			uc_wrctrl : in STD_LOGIC;
			uc_wren : in STD_LOGIC;
			urx0 : in STD_LOGIC;
			urxd : in STD_LOGIC;
			clk12o : out STD_LOGIC;
			in_trac : out STD_LOGIC_VECTOR (3 downto 0);
			out_trac : out STD_LOGIC_VECTOR (3 downto 0);
			rxd : out STD_LOGIC_VECTOR (7 downto 0);
			rxen : out STD_LOGIC;
			rxfrm : out STD_LOGIC_VECTOR (10 downto 0);
			setup_trac : out STD_LOGIC_VECTOR (3 downto 0);
			sof_trac : out STD_LOGIC;
			txen : out STD_LOGIC;
			uc_drd : out STD_LOGIC_VECTOR (7 downto 0);
			uc_status : out STD_LOGIC_VECTOR (7 downto 0);
			utx0 : out STD_LOGIC;
			utxd : out STD_LOGIC;
			utxoe : out STD_LOGIC
			);
	end component;
	component xspCLK
		port (
			clk : in STD_LOGIC;
			rst : in STD_LOGIC;
			clko : out STD_LOGIC;
			rsto : out STD_LOGIC
			);
	end component;
	component xspLED
		port (
			A : in STD_LOGIC_VECTOR (15 downto 0);
			DWR : in STD_LOGIC_VECTOR (7 downto 0);
			WR : in STD_LOGIC;
			LED : out STD_LOGIC_VECTOR (6 downto 0)
			);
	end component;
	component xspPHY
		port (
			utx0 : in STD_LOGIC;
			utxd : in STD_LOGIC;
			utxoe : in STD_LOGIC;
			vm : in STD_LOGIC;
			vp : in STD_LOGIC;
			fse0 : out STD_LOGIC;
			oe : out STD_LOGIC;
			urx0 : out STD_LOGIC;
			urxd : out STD_LOGIC;
			vpo : out STD_LOGIC
			);
	end component;
	component xspUSB
		port (
			A : in STD_LOGIC_VECTOR (15 downto 0);
			DIN : in STD_LOGIC_VECTOR (7 downto 0);
			RD : in STD_LOGIC;
			WR : in STD_LOGIC;
			uc_drd : in STD_LOGIC_VECTOR (7 downto 0);
			uc_status : in STD_LOGIC_VECTOR (7 downto 0);
			DDRV : out STD_LOGIC;
			DOUT : out STD_LOGIC_VECTOR (7 downto 0);
			uc_adx : out STD_LOGIC_VECTOR (2 downto 0);
			uc_ctrl : out STD_LOGIC_VECTOR (7 downto 0);
			uc_dadx : out STD_LOGIC_VECTOR (6 downto 0);
			uc_dwr : out STD_LOGIC_VECTOR (7 downto 0);
			uc_wradx : out STD_LOGIC;
			uc_wrctrl : out STD_LOGIC;
			uc_wren : out STD_LOGIC
			);
	end component;
	
begin
	
	---- User defined VHDL code ----
	
	----- Statement0 ----
	P1<= (others=> 'Z');
	----- Statement1 ----
	tx<= (others=> 'Z');
	nk<= (others=> '0');
	st<= (others=> '0');
	tg<= (others=> '0');
	di<= (others=> '0');
	
	----  Component instantiations  ----
	
	Uclk : xspCLK
	port map(
		clk => OSC,
		clko => XTAL,
		rst => PC_D(0),
		rsto => RST
		);
	
	Uglue : xspUSB
	port map(
		A => A,
		DDRV => DDRV,
		DIN => DIN,
		DOUT => DOUT,
		RD => RD,
		WR => WR,
		uc_adx => BUS897,
		uc_ctrl => BUS909,
		uc_dadx => BUS917,
		uc_drd => BUS901,
		uc_dwr => BUS905,
		uc_status => BUS913,
		uc_wradx => NET925,
		uc_wrctrl => NET921,
		uc_wren => NET929
		);
	
	Uled : xspLED
	port map(
		A => A,
		DWR => DIN,
		LED => S,
		WR => WR
		);
	
	Uphy : xspPHY
	port map(
		fse0 => P1(3),
		oe => P1(4),
		urx0 => NET1859,
		urxd => NET1855,
		utx0 => NET1867,
		utxd => NET1863,
		utxoe => NET1871,
		vm => P1(1),
		vp => P1(0),
		vpo => P1(2)
		);
	
	Uusb : usbEP0
	generic map (
		epin_mask => "0001",
		episo_mask => "0000",
		epout_mask => "0001",
		epsetup_mask => "0001"
		)
	port map(
		clk12 => NET390,
		clk12o => NET390,
		clk48 => OSC,
		datain => di,
		nak => nk,
		rst => PC_D(0),
		stall => st,
		togglein => tg,
		txd => tx,
		uc_adx => BUS897,
		uc_ctrl => BUS909,
		uc_dadx => BUS917,
		uc_drd => BUS901,
		uc_dwr => BUS905,
		uc_status => BUS913,
		uc_wradx => NET925,
		uc_wrctrl => NET921,
		uc_wren => NET929,
		urx0 => NET1859,
		urxd => NET1855,
		utx0 => NET1867,
		utxd => NET1863,
		utxoe => NET1871
		);
	
end BHV;

--------------------------------------------------------------------------------
-- end of file

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲情趣在线观看| 亚洲综合一区二区| 精品美女在线播放| 日韩欧美久久久| 久久综合网色—综合色88| 91麻豆精品国产自产在线| 日韩一区二区中文字幕| 欧美一区二区三区在| 欧美成va人片在线观看| 精品国产91亚洲一区二区三区婷婷| 欧美一二三区精品| 亚洲你懂的在线视频| 91精品福利在线一区二区三区 | 久久精工是国产品牌吗| 奇米四色…亚洲| 韩国成人精品a∨在线观看| 国产在线一区观看| 99在线精品观看| 欧美日韩久久久一区| 91精品国产一区二区| 日韩欧美一二三四区| 国产欧美一区二区精品性| 亚洲特黄一级片| 日产国产欧美视频一区精品| 国产精品伦理在线| 国产欧美日韩综合| 亚洲精品午夜久久久| 国产**成人网毛片九色| 成人av免费在线| 欧美性xxxxx极品少妇| 日韩欧美国产一区二区三区| 国产精品久久久久一区二区三区 | 国产精品888| 欧美影院精品一区| 久久精品视频网| 亚洲国产成人av好男人在线观看| 久久国产三级精品| 色香蕉久久蜜桃| 久久―日本道色综合久久| 亚洲激情第一区| 高清在线观看日韩| 日韩午夜激情av| 亚洲另类在线视频| 国产成人免费视频精品含羞草妖精 | 精品在线亚洲视频| 99精品黄色片免费大全| 精品国产三级电影在线观看| 亚洲午夜精品在线| 91最新地址在线播放| 久久九九影视网| 久久精品国产秦先生| 91传媒视频在线播放| 国产精品入口麻豆九色| 狠狠色综合播放一区二区| 欧美日韩国产小视频在线观看| 亚洲6080在线| 婷婷综合在线观看| 成人午夜免费电影| 欧美不卡激情三级在线观看| 午夜精品福利一区二区三区蜜桃| 波多野结衣在线一区| 亚洲精品一区二区在线观看| 首页国产欧美日韩丝袜| 欧美视频一区二区在线观看| 亚洲女爱视频在线| 色先锋资源久久综合| 亚洲日韩欧美一区二区在线| 成人一区二区三区在线观看 | 成人午夜在线视频| 久久伊99综合婷婷久久伊| 精品综合久久久久久8888| 欧美一级免费大片| 美女视频一区二区| 欧美一卡二卡三卡四卡| 亚洲va韩国va欧美va精品| 91香蕉视频污| 亚洲激情图片小说视频| 欧美在线综合视频| 天天综合网 天天综合色| 欧美日韩高清在线播放| 日产国产欧美视频一区精品| 欧美一区二区日韩| 久久99精品久久久久久动态图| 精品福利在线导航| 国产精品白丝jk黑袜喷水| 欧美激情艳妇裸体舞| 成人激情视频网站| 亚洲综合一区二区精品导航| 欧美另类videos死尸| 久久国产尿小便嘘嘘尿| 国产午夜精品一区二区三区视频| av在线一区二区三区| 韩国v欧美v日本v亚洲v| 久久久一区二区三区| 成人av免费在线播放| 尤物av一区二区| 日韩免费在线观看| 成人精品视频一区二区三区| 亚洲午夜激情av| 精品国产凹凸成av人网站| 波多野结衣的一区二区三区| 国产成人一级电影| 国产精品色在线| 欧美三级韩国三级日本三斤 | 国产一区欧美一区| 欧美激情在线观看视频免费| 色94色欧美sute亚洲线路一ni| 亚洲国产成人高清精品| 久久久高清一区二区三区| 欧美性高清videossexo| 国产精品99久久久久久宅男| 亚洲一区二区三区四区在线 | 亚洲综合激情另类小说区| 日韩午夜三级在线| 91丨九色丨蝌蚪丨老版| 久久精品99久久久| 一区二区三区欧美| 亚洲乱码国产乱码精品精小说 | 亚洲成人黄色影院| 91麻豆精品久久久久蜜臀| 成人午夜电影网站| 日本成人在线网站| 亚洲欧美一区二区三区极速播放 | 亚洲一区二区影院| 久久久久国产精品麻豆| 欧美日韩一区二区三区四区 | av在线不卡免费看| 日本不卡视频一二三区| 欧美草草影院在线视频| 日韩欧美国产小视频| 99久久综合狠狠综合久久| 美女看a上一区| 亚洲午夜影视影院在线观看| 国产精品嫩草99a| 日韩精品在线一区二区| 欧美日韩综合不卡| 在线观看国产精品网站| 99精品视频中文字幕| 国产精品一卡二卡在线观看| 久久电影网电视剧免费观看| 青青草97国产精品免费观看| 婷婷一区二区三区| 亚洲国产精品嫩草影院| 亚洲自拍偷拍九九九| 亚洲欧洲精品一区二区三区不卡| 国产亚洲欧美一级| 国产丝袜在线精品| 国产欧美一区二区三区沐欲| 久久伊人中文字幕| 久久久久国产一区二区三区四区| 精品日韩一区二区三区免费视频| 欧美日韩在线播放三区| 在线观看免费成人| 欧美日韩三级一区二区| 欧美日韩免费在线视频| 欧美蜜桃一区二区三区| 91精品蜜臀在线一区尤物| 5566中文字幕一区二区电影| 日韩欧美中文字幕精品| 精品久久久久久最新网址| 精品国产污污免费网站入口| 久久蜜臀中文字幕| 国产精品久久久久婷婷二区次| 亚洲人成网站影音先锋播放| 亚洲自拍偷拍av| 日韩综合一区二区| 激情久久五月天| 成人午夜电影久久影院| 91福利视频网站| 精品久久免费看| 国产精品麻豆久久久| 亚洲国产精品久久久久婷婷884 | 中文字幕一区二区三区乱码在线| 国产精品久久久久久久久图文区| 亚洲女人****多毛耸耸8| 亚洲高清一区二区三区| 日本aⅴ亚洲精品中文乱码| 国产精品一区二区x88av| 色偷偷久久人人79超碰人人澡| 欧美三级韩国三级日本三斤| 亚洲精品一线二线三线 | 欧美日韩免费高清一区色橹橹 | 精品国产91久久久久久久妲己| 久久久亚洲精华液精华液精华液 | 欧美日韩国产精品成人| 精品国产乱码久久久久久影片| 中文字幕精品—区二区四季| 亚洲mv大片欧洲mv大片精品| 国产一区二区女| 欧美日韩中文字幕精品| 久久久噜噜噜久久人人看| 亚洲综合色自拍一区| 国产高清在线观看免费不卡| 在线日韩国产精品| 国产喷白浆一区二区三区| 丝袜美腿亚洲一区二区图片| av在线不卡电影| 欧美大片在线观看一区二区| 亚洲成人综合网站| 色综合天天综合网天天看片|