亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? i2c_master_bit_ctrl.syr

?? 基于FPGA的I2C總線模擬
?? SYR
字號(hào):
Release 6.1i - xst G.23Copyright (c) 1995-2003 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Reading design: i2c_master_bit_ctrl.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis     4.1) HDL Synthesis Report  5) Advanced HDL Synthesis  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : i2c_master_bit_ctrl.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : i2c_master_bit_ctrlOutput Format                      : NGCTarget Device                      : xc2s50e-6-tq144---- Source OptionsTop Module Name                    : i2c_master_bit_ctrlAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : i2c_master_bit_ctrl.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO=========================================================================WARNING:Xst:1885 - LSO file is empty, default list of libraries is used=========================================================================*                          HDL Compilation                              *=========================================================================Compiling source file "i2c_master_bit_ctrl.v"Compiling include file "i2c_master_defines.v"Module <i2c_master_bit_ctrl> compiledNo errors in compilationAnalysis of file <i2c_master_bit_ctrl.prj> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <i2c_master_bit_ctrl>.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 180: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 189: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 190: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 194: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 195: Delay is ignored for synthesis.WARNING:Xst:915 - Message (916) is reported only 5 times for each module.Module <i2c_master_bit_ctrl> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <i2c_master_bit_ctrl>.    Related source file is i2c_master_bit_ctrl.v.    Found finite state machine <FSM_0> for signal <c_state>.    -----------------------------------------------------------------------    | States             | 18                                             |    | Transitions        | 50                                             |    | Inputs             | 6                                              |    | Outputs            | 19                                             |    | Clock              | clk (rising_edge)                              |    | Clock enable       | $n0001 (positive)                              |    | Reset              | nReset (negative)                              |    | Reset type         | asynchronous                                   |    | Reset State        | 000000000000000001                             |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <sda_oen>.    Found 1-bit register for signal <al>.    Found 1-bit register for signal <cmd_ack>.    Found 1-bit register for signal <busy>.    Found 1-bit register for signal <scl_oen>.    Found 1-bit register for signal <dout>.    Found 16-bit subtractor for signal <$n0049> created at line 210.    Found 1-bit register for signal <clk_en>.    Found 1-bit register for signal <cmd_stop>.    Found 16-bit register for signal <cnt>.    Found 1-bit register for signal <dcmd_stop>.    Found 1-bit register for signal <dSCL>.    Found 1-bit register for signal <dscl_oen>.    Found 1-bit register for signal <dSDA>.    Found 1-bit register for signal <sda_chk>.    Found 1-bit register for signal <sSCL>.    Found 1-bit register for signal <sSDA>.    Found 1-bit register for signal <sta_condition>.    Found 1-bit register for signal <sto_condition>.    Summary:	inferred   1 Finite State Machine(s).	inferred  33 D-type flip-flop(s).	inferred   1 Adder/Subtracter(s).Unit <i2c_master_bit_ctrl> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Registers                        : 18  1-bit register                   : 17  16-bit register                  : 1# Adders/Subtractors               : 1  16-bit subtractor                : 1==================================================================================================================================================*                       Advanced HDL Synthesis                          *=========================================================================Selecting encoding for FSM_0 ...Optimizing FSM <FSM_0> on signal <c_state> with one-hot encoding.=========================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <i2c_master_bit_ctrl> ...Loading device for application Xst from file '2s50e.nph' in environment C:/Program Files/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block i2c_master_bit_ctrl, actual ratio is 7.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : i2c_master_bit_ctrl.ngrTop Level Output File Name         : i2c_master_bit_ctrlOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 35Macro Statistics :# Registers                        : 18#      1-bit register              : 17#      16-bit register             : 1# Adders/Subtractors               : 1#      16-bit subtractor           : 1Cell Usage :# BELS                             : 136#      GND                         : 1#      LUT1                        : 17#      LUT2                        : 12#      LUT2_L                      : 1#      LUT3                        : 21#      LUT3_L                      : 2#      LUT4                        : 40#      LUT4_D                      : 1#      LUT4_L                      : 9#      MUXCY                       : 15#      VCC                         : 1#      XORCY                       : 16# FlipFlops/Latches                : 51#      FD                          : 1#      FDC                         : 7#      FDCE                        : 34#      FDE                         : 1#      FDP                         : 5#      FDPE                        : 3# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 34#      IBUF                        : 26#      OBUF                        : 8=========================================================================Device utilization summary:---------------------------Selected Device : 2s50etq144-6  Number of Slices:                      59  out of    768     7%   Number of Slice Flip Flops:            51  out of   1536     3%   Number of 4 input LUTs:               103  out of   1536     6%   Number of bonded IOBs:                 34  out of    102    33%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 51    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6   Minimum period: 11.421ns (Maximum Frequency: 87.558MHz)   Minimum input arrival time before clock: 9.040ns   Maximum output required time after clock: 8.619ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               11.421ns (Levels of Logic = 4)  Source:            cnt_7 (FF)  Destination:       cnt_6 (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: cnt_7 to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDCE:C->Q             2   0.992   1.150  cnt_7 (cnt_7)     LUT4:I0->O            1   0.468   0.920  _n005349 (CHOICE110)     LUT2_L:I0->LO         1   0.468   0.100  _n005363 (CHOICE118)     LUT4:I2->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                     11.421ns (3.551ns logic, 7.870ns route)                                       (31.1% logic, 68.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'Offset:              9.040ns (Levels of Logic = 3)  Source:            ena (PAD)  Destination:       cnt_6 (FF)  Destination Clock: clk rising  Data Path: ena to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             1   0.797   0.920  ena_IBUF (ena_IBUF)     LUT4:I3->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                      9.040ns (2.420ns logic, 6.620ns route)                                       (26.8% logic, 73.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              8.619ns (Levels of Logic = 1)  Source:            al (FF)  Destination:       al (PAD)  Source Clock:      clk rising  Data Path: al to al                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q             21   0.992   3.025  al (al_OBUF)     OBUF:I->O                 4.602          al_OBUF (al)    ----------------------------------------    Total                      8.619ns (5.594ns logic, 3.025ns route)                                       (64.9% logic, 35.1% route)=========================================================================CPU : 3.60 / 4.13 s | Elapsed : 4.00 / 4.00 s --> Total memory usage is 56716 kilobytes

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久不见久久见免费视频7| 国产九色精品成人porny| 亚洲人成7777| 欧美系列日韩一区| 精品美女一区二区| 亚洲国产精品99久久久久久久久| 精品国精品国产| 91福利国产成人精品照片| 色综合天天综合| 亚洲日本在线a| 久久国产精品色婷婷| 欧美日韩综合色| 欧美国产激情一区二区三区蜜月| 国内精品国产成人国产三级粉色| 91原创在线视频| 精品一区二区三区免费视频| 国产欧美日韩激情| 色哟哟日韩精品| 午夜精品福利久久久| 日韩一区二区在线观看| 国内一区二区在线| 91麻豆精品一区二区三区| 中文字幕制服丝袜一区二区三区 | 亚洲va国产va欧美va观看| 亚洲视频在线观看一区| 国产成人精品免费在线| 国产suv精品一区二区三区| 日韩一区二区三区在线视频| 免费高清在线一区| 久久se这里有精品| 午夜在线电影亚洲一区| 成人自拍视频在线观看| 国产日韩在线不卡| 久久一日本道色综合| 久久精品日韩一区二区三区| 日本欧美一区二区三区乱码| 国产精品自拍毛片| 色婷婷av一区二区三区gif| 另类小说综合欧美亚洲| 亚洲激情男女视频| 成人永久免费视频| 9191久久久久久久久久久| 日本中文在线一区| 成人黄色电影在线| 国产一二精品视频| 日韩国产欧美在线视频| 亚洲日本免费电影| 精品国产区一区| 在线精品视频小说1| 精品一区在线看| 日韩精品乱码免费| 麻豆成人久久精品二区三区小说| 久久精品视频免费| 日韩一区二区在线看| 91免费版pro下载短视频| 欧美性高清videossexo| 欧美伊人精品成人久久综合97 | 国产精品资源站在线| 奇米888四色在线精品| 国产精品久久久久国产精品日日| 91精品国产色综合久久| 久久久久国产成人精品亚洲午夜| 中文字幕一区日韩精品欧美| 精品理论电影在线观看| 色欧美片视频在线观看| 日韩高清一区在线| 国产不卡视频在线播放| 在线不卡免费av| 日本一区二区三区四区| 国产精品美女www爽爽爽| 亚洲最新在线观看| 色嗨嗨av一区二区三区| 精品久久久影院| 亚洲一区二区视频在线| 成人av在线观| 成人亚洲一区二区一| 国产精华液一区二区三区| 久久久久久久电影| 欧美三级一区二区| 中文字幕乱码亚洲精品一区| 亚洲自拍偷拍欧美| 色狠狠一区二区三区香蕉| 日本一区免费视频| 国产成人午夜精品5599| 欧美日韩第一区日日骚| 国产精品乱子久久久久| 一区二区三区不卡视频在线观看 | 色婷婷av一区| 欧美一二三区精品| 亚洲国产成人精品视频| 激情另类小说区图片区视频区| 亚洲国产一区二区a毛片| 日韩激情中文字幕| 国产精品天美传媒| 亚洲影院免费观看| 欧美日韩一级视频| 91精品国产麻豆| 日日噜噜夜夜狠狠视频欧美人| 欧美一区二区精品久久911| 精品福利在线导航| 国产aⅴ综合色| 亚洲影视在线播放| a级高清视频欧美日韩| 国产女人水真多18毛片18精品视频| 亚洲国产乱码最新视频| 欧美日韩不卡在线| 成人午夜视频在线| 亚洲美女屁股眼交| 欧美一区二区在线不卡| 精品视频在线免费| 国产盗摄女厕一区二区三区| 亚洲最大成人网4388xx| 欧美xxxx老人做受| 91首页免费视频| 丁香亚洲综合激情啪啪综合| 67194成人在线观看| aaa欧美色吧激情视频| 免费看精品久久片| 99久久婷婷国产综合精品| 日本亚洲视频在线| 亚洲一二三级电影| 福利电影一区二区三区| 在线观看区一区二| 色999日韩国产欧美一区二区| 国产91精品免费| 国内成+人亚洲+欧美+综合在线| 亚洲成a人v欧美综合天堂下载| 久久99这里只有精品| 亚洲在线成人精品| 国产婷婷色一区二区三区| 久久久www成人免费毛片麻豆 | 久久久国产午夜精品 | 日韩欧美三级在线| 欧美午夜理伦三级在线观看| 色噜噜狠狠色综合欧洲selulu| 亚洲人成亚洲人成在线观看图片| 欧美亚洲国产一卡| 日韩免费一区二区三区在线播放| 99久久99久久精品国产片果冻| 91亚洲精品一区二区乱码| 欧美日韩精品一区二区天天拍小说 | 精品国产乱码久久久久久图片| 在线视频亚洲一区| 欧美老女人在线| 一级日本不卡的影视| 国产精品丝袜在线| 久久精品一区二区三区av| 亚洲欧美日韩在线不卡| 五月天激情综合| 久久久久久久精| 国产精品久久久久aaaa樱花| 一区二区三区精品视频| 国产高清一区日本| 欧美日韩高清一区二区不卡| 制服丝袜激情欧洲亚洲| 久久色.com| 丝袜亚洲另类丝袜在线| 激情小说欧美图片| 波多野结衣在线aⅴ中文字幕不卡 波多野结衣在线一区 | eeuss鲁片一区二区三区在线观看| 美女一区二区久久| 男女视频一区二区| 精品伊人久久久久7777人| 亚洲精品免费在线| 处破女av一区二区| 91精品国产欧美一区二区成人| 国产欧美在线观看一区| 国产乱子伦视频一区二区三区 | 久久99国产精品尤物| www.性欧美| 日本道色综合久久| 欧美日韩一区二区电影| 91九色02白丝porn| √…a在线天堂一区| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 亚洲欧美激情视频在线观看一区二区三区 | 毛片一区二区三区| 欧美性高清videossexo| 国产欧美精品一区二区三区四区 | 粉嫩aⅴ一区二区三区四区五区| 91精品免费在线观看| 国产精品国产自产拍高清av王其| 波多野结衣精品在线| 成人欧美一区二区三区在线播放| 成人动漫一区二区| 欧美精品1区2区| 国产精品一区二区三区网站| 欧美日韩二区三区| 亚洲精品国产成人久久av盗摄 | 成人精品视频一区| 在线观看日韩高清av| 精品一区二区影视| 自拍偷自拍亚洲精品播放| 欧美精品第1页| 成人天堂资源www在线| 亚洲国产毛片aaaaa无费看| 在线91免费看| 亚洲欧美日韩国产另类专区| 成人免费看黄yyy456| 欧美一区二区美女|