亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812 ad采樣程序 基于DEC2812
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品1区2区| 蜜桃精品在线观看| 91看片淫黄大片一级| 亚洲欧美一区二区三区极速播放 | 欧美日韩精品一区二区三区四区| 亚洲精品国产无天堂网2021| 欧美伊人久久大香线蕉综合69| 五月天一区二区| 欧美大片在线观看一区二区| 国产福利一区在线| 亚洲精品视频自拍| 欧美一卡2卡3卡4卡| 国产电影精品久久禁18| 亚洲欧美另类久久久精品| 欧美久久久久久蜜桃| 免费高清在线一区| 国产精品女主播在线观看| 欧美日韩中字一区| 国产黑丝在线一区二区三区| 亚洲精品视频在线观看网站| 91麻豆精品国产| 国产91精品精华液一区二区三区 | 午夜a成v人精品| 久久午夜色播影院免费高清 | 首页欧美精品中文字幕| 国产亚洲一区字幕| 欧美日韩精品一区二区天天拍小说 | 欧美国产1区2区| 欧美日韩一区三区四区| 国模无码大尺度一区二区三区| 自拍偷拍亚洲综合| 欧美电影免费提供在线观看| 色综合久久久久综合体| 国产一区二区看久久| 日本美女一区二区三区| 国产精品电影一区二区| 91精品国产欧美一区二区| 99r国产精品| 美脚の诱脚舐め脚责91| 亚洲精品国产一区二区三区四区在线| 日韩一区二区三区精品视频| caoporen国产精品视频| 美女视频第一区二区三区免费观看网站| 国产精品美女久久久久久| 日韩视频免费直播| 在线日韩一区二区| 成人av在线一区二区三区| 另类欧美日韩国产在线| 亚洲国产欧美日韩另类综合| 国产精品区一区二区三| 久久久精品tv| 精品久久一区二区三区| 欧美日韩国产成人在线91| 色综合天天在线| 成人禁用看黄a在线| 九色综合国产一区二区三区| 日韩精品一级中文字幕精品视频免费观看 | 日本福利一区二区| 成人激情黄色小说| 国产一区二区三区最好精华液 | 国产精一区二区三区| 青青草国产成人av片免费| 亚洲国产精品影院| 亚洲激情自拍偷拍| 自拍偷在线精品自拍偷无码专区| 欧美韩国日本一区| 日本视频在线一区| 午夜婷婷国产麻豆精品| 一区二区三区中文字幕电影| 国产精品久久久久四虎| 中文字幕在线不卡国产视频| 中文字幕免费在线观看视频一区| 欧美激情一区在线| 国产精品久久久久久久蜜臀| 国产精品视频一区二区三区不卡| 欧美激情一区二区在线| 中文字幕欧美激情| 国产永久精品大片wwwapp| 国产精品成人免费| 欧美日韩大陆一区二区| 国产麻豆精品视频| 看电影不卡的网站| 久久精品av麻豆的观看方式| 国产精品国产三级国产专播品爱网| 欧美午夜理伦三级在线观看| 国产成人在线电影| 午夜精彩视频在线观看不卡| 1区2区3区欧美| 精品久久免费看| 在线播放一区二区三区| 99久久er热在这里只有精品15 | 精品1区2区在线观看| 在线观看视频一区| 国产精品综合一区二区| 91片在线免费观看| 狠狠色丁香婷综合久久| 天堂久久久久va久久久久| 亚洲自拍与偷拍| 国产真实乱偷精品视频免| 久久久不卡影院| 成人网页在线观看| 亚洲成av人片| 成人午夜精品在线| 91色porny在线视频| 欧美自拍偷拍午夜视频| 欧美一级二级三级蜜桃| 久久久久国产一区二区三区四区| 国产精品久久久久久久久免费相片| 亚洲免费av网站| 久久机这里只有精品| 床上的激情91.| 夜夜嗨av一区二区三区网页| 一卡二卡三卡日韩欧美| 免费久久99精品国产| 韩国女主播一区| 欧美精品第一页| 日韩免费成人网| 国产精品每日更新| 亚洲3atv精品一区二区三区| 亚洲视频一二区| 日韩中文字幕一区二区三区| 91国产精品成人| 国产成人一区二区精品非洲| 中文字幕av在线一区二区三区| 一本久久综合亚洲鲁鲁五月天| 欧美疯狂性受xxxxx喷水图片| 国产女人18毛片水真多成人如厕 | 成人免费一区二区三区视频| 三级不卡在线观看| 91视视频在线观看入口直接观看www| 日韩一区二区三区免费观看| 樱桃国产成人精品视频| 成人免费视频免费观看| 精品欧美一区二区在线观看| 亚洲黄色av一区| aa级大片欧美| 国产亚洲精品久| 美国十次了思思久久精品导航| 色婷婷亚洲综合| 国产精品久久久久久妇女6080 | 久久99热这里只有精品| 色999日韩国产欧美一区二区| 精品乱人伦一区二区三区| 亚洲第一av色| 在线观看日韩国产| 亚洲欧美日韩中文字幕一区二区三区 | 久久综合久久综合亚洲| 日韩国产欧美三级| 欧美系列日韩一区| 亚洲九九爱视频| 成人av午夜电影| 国产日韩欧美电影| 久久99国内精品| 日韩欧美专区在线| 日韩和欧美一区二区| 欧美午夜不卡在线观看免费| 亚洲免费观看高清完整版在线观看熊 | 六月丁香综合在线视频| 日韩视频在线一区二区| 日本中文字幕不卡| 国产精品久久毛片| 国产激情视频一区二区在线观看| 日韩欧美高清一区| 国内精品在线播放| 久久先锋影音av鲁色资源| 国产麻豆视频精品| 国产三级欧美三级日产三级99| 久久精品国产亚洲5555| 日韩精品一区二区三区在线| 日韩电影在线一区二区三区| 欧美一卡2卡三卡4卡5免费| 日本不卡一区二区| 日韩精品自拍偷拍| 国产乱国产乱300精品| 国产日韩精品久久久| 99这里都是精品| 尤物在线观看一区| 欧美日韩aaaaa| 麻豆91小视频| 日本一区二区免费在线观看视频 | 一级女性全黄久久生活片免费| 欧美三级乱人伦电影| 青青草97国产精品免费观看无弹窗版| 欧美精品黑人性xxxx| 美女在线观看视频一区二区| 337p粉嫩大胆色噜噜噜噜亚洲 | 夜夜揉揉日日人人青青一国产精品| 欧美在线观看禁18| 奇米亚洲午夜久久精品| 26uuu欧美日本| 色综合欧美在线| 午夜av电影一区| 日本一区二区三区国色天香| 欧美中文字幕一二三区视频| 蜜臀久久99精品久久久久宅男| 久久婷婷成人综合色| 91最新地址在线播放| 免费亚洲电影在线| 欧美国产精品一区二区三区| 欧洲一区在线电影|