亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812 GPIO程序 基于DEC2812
?? H
?? 第 1 頁 / 共 3 頁
字號(hào):
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
最好看的中文字幕久久| 国产精品欧美一级免费| 亚洲综合久久久| 99久久精品免费观看| 欧美激情中文字幕| av电影在线观看一区| 国产午夜精品久久| 国产精品99久久久久久宅男| 久久综合色婷婷| 国产成人小视频| 国产精品久久久久久久久晋中 | 欧美性受极品xxxx喷水| 一区二区激情小说| 欧美午夜精品久久久久久孕妇| 亚洲女人****多毛耸耸8| 色哟哟日韩精品| 欧美日韩综合不卡| 日本不卡视频一二三区| 精品成人a区在线观看| 成人午夜激情影院| 午夜精品免费在线| 久久精品无码一区二区三区| 欧美丝袜丝交足nylons图片| 日本不卡1234视频| 亚洲欧美日韩久久精品| 精品噜噜噜噜久久久久久久久试看 | 岛国精品在线观看| 亚洲成a人v欧美综合天堂| 精品99久久久久久| 欧美精品丝袜中出| 91啦中文在线观看| 国产成人无遮挡在线视频| 视频在线观看国产精品| 中文字幕乱码日本亚洲一区二区| 91久久线看在观草草青青| 久久99精品网久久| 三级一区在线视频先锋| 亚洲精品亚洲人成人网| 国产精品全国免费观看高清 | 麻豆成人免费电影| 欧美一区二区免费视频| 91丨九色丨黑人外教| 国产成人精品亚洲777人妖| 久久精品国产久精国产| 五月开心婷婷久久| 亚洲午夜免费电影| 亚洲裸体xxx| 一区二区欧美视频| 亚洲国产精品自拍| 午夜精品一区二区三区电影天堂| 亚洲综合色噜噜狠狠| 亚洲一区二区三区国产| 亚洲成人第一页| 日韩精品色哟哟| 在线免费观看不卡av| 在线欧美一区二区| 99久久精品情趣| 欧美日韩国产高清一区二区| 91精品国产欧美一区二区| 欧美成人乱码一区二区三区| 欧美成人午夜电影| 久久久不卡影院| 樱桃国产成人精品视频| 亚洲在线视频免费观看| 午夜精品久久久久久久 | 欧美日本韩国一区二区三区视频| 日韩欧美自拍偷拍| 亚洲色图视频免费播放| 日本韩国一区二区三区视频| 日韩欧美一二三四区| 日韩一区二区三区精品视频| 欧美成人精品福利| 国产精品国产自产拍高清av王其| 亚洲免费在线观看| 天天综合天天综合色| av一区二区三区黑人| 9191久久久久久久久久久| 亚洲国产精品v| 美女一区二区三区在线观看| 99精品在线观看视频| 精品少妇一区二区三区免费观看| 久久亚区不卡日本| 日韩电影网1区2区| 色婷婷精品久久二区二区蜜臂av | 国产午夜精品久久| 日韩不卡一区二区| 91丨九色丨黑人外教| 久久在线观看免费| 日本大胆欧美人术艺术动态| 91黄色在线观看| 亚洲少妇最新在线视频| 成人一区二区三区视频在线观看 | 色先锋资源久久综合| 91精品国产日韩91久久久久久| 久久综合九色综合欧美亚洲| 亚洲成av人综合在线观看| 91高清视频在线| 五月天欧美精品| 欧美日韩精品一区二区天天拍小说 | 美女任你摸久久| 日韩欧美在线123| 激情综合网av| 2020日本不卡一区二区视频| 国产麻豆视频精品| 国产精品―色哟哟| 色婷婷久久综合| 毛片av中文字幕一区二区| 日韩精品一区二区三区中文精品| 狠狠色丁香久久婷婷综合_中| 国产三级欧美三级| 国产成人免费视频网站高清观看视频| 国产精品情趣视频| 日本亚洲一区二区| 日韩一级免费观看| 国产成人精品亚洲午夜麻豆| 亚洲欧美日本韩国| 欧美一区二区三区四区高清| 国产精品一品视频| 国产精品美女久久久久久2018| 欧美性一二三区| 欧美日韩国产区一| 丰满白嫩尤物一区二区| 亚洲人123区| 久久久亚洲午夜电影| 色综合色狠狠天天综合色| 麻豆精品在线视频| 中文字幕中文字幕在线一区 | 日韩一级高清毛片| 成人免费观看av| 首页亚洲欧美制服丝腿| 久久久综合网站| 欧美色窝79yyyycom| 一区二区在线观看不卡| 欧美一二三区精品| 色欧美乱欧美15图片| 国产一区二区调教| 亚洲视频狠狠干| 久久久综合九色合综国产精品| 欧美优质美女网站| 国产精品一二三四五| 日韩国产精品久久久久久亚洲| 久久这里只有精品6| 91麻豆精品国产自产在线| av不卡一区二区三区| 久久97超碰国产精品超碰| 亚洲尤物在线视频观看| 精品伦理精品一区| 欧美高清hd18日本| 在线精品观看国产| 视频一区欧美精品| 一区二区在线看| 成人免费视频在线观看| 久久久久久亚洲综合| 欧美性色aⅴ视频一区日韩精品| 国产黄色精品网站| 国产精品亚洲成人| 久久99精品国产.久久久久久| 午夜影视日本亚洲欧洲精品| 亚洲一区二区三区中文字幕在线| 久久久久国产精品厨房| 丝袜国产日韩另类美女| 日日摸夜夜添夜夜添亚洲女人| 亚洲自拍欧美精品| 国产网站一区二区| 国产精品美女久久久久aⅴ | 国产成人日日夜夜| av电影一区二区| 不卡在线观看av| 欧美性猛交xxxxxx富婆| 欧美一卡在线观看| 久久一夜天堂av一区二区三区 | 午夜国产精品影院在线观看| 免费精品视频在线| 成人精品视频一区二区三区尤物| 成人av网站免费观看| 日本道在线观看一区二区| 日韩免费看的电影| 国产精品白丝在线| 日本大胆欧美人术艺术动态| 色偷偷88欧美精品久久久| 亚洲va在线va天堂| 国产福利一区二区| 欧美夫妻性生活| 亚洲美女在线国产| 国产自产v一区二区三区c| 在线亚洲高清视频| 国产精品久久久久影院色老大| 性久久久久久久| 欧美专区日韩专区| 久久色在线视频| 久久久午夜精品理论片中文字幕| 国产精品美女久久久久aⅴ国产馆| 亚洲国产中文字幕| www.在线欧美| 国产亚洲欧美日韩日本| 国产美女精品在线| 精品国产免费人成在线观看| 水蜜桃久久夜色精品一区的特点| 91麻豆精品在线观看| 国产肉丝袜一区二区|