亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp281x_sysctrl.h

?? dsp 2812測試程序
?? H
字號:
//###########################################################################
//
// FILE:   DSP281x_SysCtrl.h
//
// TITLE:  DSP281x Device System Control Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  1.00| 11 Sep 2003 | L.H. | Changes since previous version (v.58 Alpha)
//      |             |      | Added bit definitions for the PLLCR register,
//      |             |      | Low power mode LPMCR0 and LPMCR1 registers
//      |             |      | Corrected OTPWAIT bit field name in FOTPWAIT
//      |             |      | Changed SCIENCLKA to SCIAENCLK and SCIENCLKB to
//      |             |      |    SCIBENCLK to match documentation
//      |             |      | Removed bit definition for SCSR register.  This
//      |             |      |    register should only be written to using a
//      |             |      |    mask value else a read-modify-write will clear
//      |             |      |    the WDOVERRIDE bit. 
//###########################################################################

#ifndef DSP281x_SYS_CTRL_H
#define DSP281x_SYS_CTRL_H


#ifdef __cplusplus
extern "C" {
#endif


//---------------------------------------------------------------------------
// System Control Individual Register Bit Definitions:
//
// High speed peripheral clock register bit definitions:
struct HISPCP_BITS  {   // bits  description
   Uint16 HSPCLK:3;     // 2:0   Rate relative to SYSCLKOUT
   Uint16 rsvd1:13;     // 15:3  reserved
};

union HISPCP_REG {
   Uint16              all;
   struct HISPCP_BITS  bit;
};

// Low speed peripheral clock register bit definitions:
struct LOSPCP_BITS  {   // bits  description
   Uint16 LSPCLK:3;     // 2:0   Rate relative to SYSCLKOUT
   Uint16 rsvd1:13;     // 15:3  reserved
};

union LOSPCP_REG {
   Uint16              all;
   struct LOSPCP_BITS  bit;
};

// Peripheral clock control register bit definitions:
struct PCLKCR_BITS  {   // bits  description
   Uint16 EVAENCLK:1;   // 0     Enable high speed clk to EV-A
   Uint16 EVBENCLK:1;   // 1     Enable high speed clk to EV-B
   Uint16 rsvd1:1;      // 2 
   Uint16 ADCENCLK:1;   // 3     Enable high speed clk to ADC
   Uint16 rsvd2:4;      // 7:4   reserved
   Uint16 SPIENCLK:1;   // 8     Enable low speed clk to SPI
   Uint16 rsvd3:1;      // 9     reserved
   Uint16 SCIAENCLK:1;  // 10    Enable low speed clk to SCI-A
   Uint16 SCIBENCLK:1;  // 11    Enable low speed clk to SCI-B
   Uint16 MCBSPENCLK:1; // 12    Enable low speed clk to McBSP
   Uint16 rsvd4:1;      // 13    reserved
   Uint16 ECANENCLK:1;  // 14    Enable system clk to eCAN
};

union PCLKCR_REG {
   Uint16              all;
   struct PCLKCR_BITS  bit;
};   

// PLL control register bit definitions:
struct PLLCR_BITS {      // bits  description
   Uint16 DIV:4;         // 3:0   Set clock ratio for the PLL
   Uint16 rsvd1:12;      // 15:4  reserved
};

union PLLCR_REG {
   Uint16             all;
   struct PLLCR_BITS  bit;
};

// Low Power Mode 0 control register bit definitions:
struct LPMCR0_BITS {     // bits  description
   Uint16 LPM:2;         // 1:0   Set the low power mode
   Uint16 QUALSTDBY:6;   // 7:2   Qualification   
   Uint16 rsvd1:8;       // 15:8  reserved
};

union LPMCR0_REG {
   Uint16              all;
   struct LPMCR0_BITS  bit;
};

// Low Power Mode 1 control register bit definitions:
struct LPMCR1_BITS {     // bits  description
   Uint16 XINT1:1;       // 0     Enable XINT1 to wake the device from standby
   Uint16 XNMI:1;        // 1     Enable XMNI to wake the device from standby
   Uint16 WDINT:1;       // 2     Enable watchdog interrupt to wake the device from standby
   Uint16 T1CTRIP:1;     // 3     Enable T1CTRIP to wake the device from standby
   Uint16 T2CTRIP:1;     // 4     Enable T2CTRIP to wake the device from standby
   Uint16 T3CTRIP:1;     // 5     Enable T3CTRIP to wake the device from standby
   Uint16 T4CTRIP:1;     // 6     Enable T4CTRIP to wake the device from standby
   Uint16 C1TRIP:1;      // 7     Enable C1TRIP to wake the device from standby
   Uint16 C2TRIP:1;      // 8     Enable C2TRIP to wake the device from standby
   Uint16 C3TRIP:1;      // 9     Enable C3TRIP to wake the device from standby
   Uint16 C4TRIP:1;      // 10    Enable C4TRIP to wake the device from standby
   Uint16 C5TRIP:1;      // 11    Enable C5TRIP to wake the device from standby
   Uint16 C6TRIP:1;      // 12    Enable C6TRIP to wake the device from standby
   Uint16 SCIRXA:1;      // 13    Enable SCIRXA to wake the device from standby
   Uint16 SCIRXB:1;      // 14    Enable SCIRXB to wake the device from standby
   Uint16 CANRX:1;       // 15    Enable CANRX to wake the device from standby
};

union LPMCR1_REG {
   Uint16              all;
   struct LPMCR1_BITS  bit;
};

//---------------------------------------------------------------------------
// System Control Register File:
//
struct SYS_CTRL_REGS {
   Uint16  rsvd1[10];            // 0-9
   union   HISPCP_REG HISPCP;    // 10: High-speed peripheral clock pre-scaler
   union   LOSPCP_REG LOSPCP;    // 11: Low-speed peripheral clock pre-scaler
   union   PCLKCR_REG PCLKCR;    // 12: Peripheral clock control register
   Uint16             rsvd2;     // 13: reserved
   union   LPMCR0_REG LPMCR0;    // 14: Low-power mode control register 0
   union   LPMCR1_REG LPMCR1;    // 15: Low-power mode control register 1
   Uint16             rsvd3;     // 16: reserved
   union   PLLCR_REG  PLLCR;     // 17: PLL control register
   // No bit definitions are defined for SCSR because
   // a read-modify-write instruction can clear the WDOVERRIDE bit
   Uint16             SCSR;      // 18: System control and status register
   Uint16             WDCNTR;    // 19: WD counter register
   Uint16             rsvd4;     // 20
   Uint16             WDKEY;     // 21: WD reset key register
   Uint16             rsvd5[3];  // 22-24
   // No bit definitions are defined for WDCR because
   // the proper value must be written to the WDCHK field
   // whenever writing to this register. 
   Uint16             WDCR;      // 25: WD timer control register
   Uint16             rsvd6[6];  // 26-31
};


/* --------------------------------------------------- */
/* CSM Registers                                       */
/*                                                     */
/* ----------------------------------------------------*/

/* CSM Status & Control register bit definitions */
struct  CSMSCR_BITS {      // bit   description
   Uint16     SECURE:1;    // 0     Secure flag
   Uint16     rsvd1:14;    // 14-1  reserved
   Uint16     FORCESEC:1;  // 15    Force Secure control bit

}; 

/* Allow access to the bit fields or entire register */
union CSMSCR_REG {
   Uint16             all;
   struct CSMSCR_BITS bit;
};

/* CSM Register File */ 
struct  CSM_REGS {      
   Uint16           KEY0;    // KEY reg bits 15-0 
   Uint16           KEY1;    // KEY reg bits 31-16 
   Uint16           KEY2;    // KEY reg bits 47-32
   Uint16           KEY3;    // KEY reg bits 63-48
   Uint16           KEY4;    // KEY reg bits 79-64
   Uint16           KEY5;    // KEY reg bits 95-80
   Uint16           KEY6;    // KEY reg bits 111-96
   Uint16           KEY7;    // KEY reg bits 127-112
   Uint16           rsvd1;   // reserved
   Uint16           rsvd2;   // reserved
   Uint16           rsvd3;   // reserved
   Uint16           rsvd4;   // reserved
   Uint16           rsvd5;   // reserved
   Uint16           rsvd6;   // reserved
   Uint16           rsvd7;   // reserved 
   union CSMSCR_REG CSMSCR;  // CSM Status & Control register
};

/* Password locations */
struct  CSM_PWL {
   Uint16   PSWD0;  // PSWD bits 15-0
   Uint16   PSWD1;  // PSWD bits 31-16
   Uint16   PSWD2;  // PSWD bits 47-32
   Uint16   PSWD3;  // PSWD bits 63-48
   Uint16   PSWD4;  // PSWD bits 79-64
   Uint16   PSWD5;  // PSWD bits 95-80
   Uint16   PSWD6;  // PSWD bits 111-96
   Uint16   PSWD7;  // PSWD bits 127-112
};



/* Flash Registers */

#define FLASH_SLEEP   0x0000;
#define FLASH_STANDBY 0x0001;
#define FLASH_ACTIVE  0x0003;


/* Flash Option Register bit definitions */
struct  FOPT_BITS {       // bit   description
   Uint16     ENPIPE:1;   // 0     Enable Pipeline Mode
   Uint16     rsvd:15;    // 1-15  reserved
};

/* Allow access to the bit fields or entire register */
union FOPT_REG {
   Uint16           all;
   struct FOPT_BITS bit;
};

/* Flash Power Modes Register bit definitions */
struct  FPWR_BITS {       // bit   description
   Uint16     PWR:2;      // 0-1   Power Mode bits
   Uint16     rsvd:14;    // 2-15  reserved
};

/* Allow access to the bit fields or entire register */
union FPWR_REG {
   Uint16           all;
   struct FPWR_BITS bit;
};


/* Flash Status Register bit definitions */
struct  FSTATUS_BITS {       // bit   description
   Uint16     PWRS:2;        // 0-1   Power Mode Status bits
   Uint16     STDBYWAITS:1;  // 2     Bank/Pump Sleep to Standby Wait Counter Status bits
   Uint16     ACTIVEWAITS:1; // 3     Bank/Pump Standby to Active Wait Counter Status bits
   Uint16     rsvd1:4;       // 4-7   reserved
   Uint16     V3STAT:1;      // 8     VDD3V Status Latch bit
   Uint16     rsvd2:7;       // 9-15  reserved
};

/* Allow access to the bit fields or entire register */
union FSTATUS_REG {
   Uint16              all;
   struct FSTATUS_BITS bit;
};

/* Flash Sleep to Standby Wait Counter Register bit definitions */
struct  FSTDBYWAIT_BITS {    // bit   description
   Uint16     STDBYWAIT:8;   // 0-7   Bank/Pump Sleep to Standby Wait Count bits
   Uint16     rsvd:8;        // 8-15  reserved
};

/* Allow access to the bit fields or entire register */
union FSTDBYWAIT_REG {
   Uint16                 all;
   struct FSTDBYWAIT_BITS bit;
};

/* Flash Standby to Active Wait Counter Register bit definitions */
struct  FACTIVEWAIT_BITS {   // bit   description
   Uint16     ACTIVEWAIT:8;  // 0-7   Bank/Pump Standby to Active Wait Count bits
   Uint16     rsvd:8;        // 8-15  reserved
};

/* Allow access to the bit fields or entire register */
union FACTIVEWAIT_REG {
   Uint16                  all;
   struct FACTIVEWAIT_BITS bit;
};

/* Bank Read Access Wait State Register bit definitions */
struct  FBANKWAIT_BITS {     // bit   description
   Uint16     RANDWAIT:4;    // 0-3   Flash Random Read Wait State bits
   Uint16     rsvd1:4;       // 4-7   reserved
   Uint16     PAGEWAIT:4;    // 8-11  Flash Paged Read Wait State bits
   Uint16     rsvd2:4;       // 12-15 reserved
};

/* Allow access to the bit fields or entire register */
union FBANKWAIT_REG {
   Uint16                all;
   struct FBANKWAIT_BITS bit;
};

/* OTP Read Access Wait State Register bit definitions */
struct  FOTPWAIT_BITS {      // bit   description
   Uint16     OTPWAIT:5;     // 0-4   OTP Read Wait State bits
   Uint16     rsvd:11;       // 5-15  reserved
};

/* Allow access to the bit fields or entire register */
union FOTPWAIT_REG {
   Uint16               all;
   struct FOTPWAIT_BITS bit;
};


struct FLASH_REGS {
   union FOPT_REG        FOPT;        // Option Register
   Uint16                rsvd1;       // reserved
   union FPWR_REG        FPWR;        // Power Modes Register
   union FSTATUS_REG     FSTATUS;     // Status Register
   union FSTDBYWAIT_REG  FSTDBYWAIT;  // Pump/Bank Sleep to Standby Wait State Register
   union FACTIVEWAIT_REG FACTIVEWAIT; // Pump/Bank Standby to Active Wait State Register
   union FBANKWAIT_REG   FBANKWAIT;   // Bank Read Access Wait State Register
   union FOTPWAIT_REG    FOTPWAIT;    // OTP Read Access Wait State Register
};

//---------------------------------------------------------------------------
// System Control External References & Function Declarations:
//
extern volatile struct SYS_CTRL_REGS SysCtrlRegs;
extern volatile struct CSM_REGS CsmRegs;
extern volatile struct CSM_PWL CsmPwl;
extern volatile struct FLASH_REGS FlashRegs;


#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_SYS_CTRL_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品成人一区二区三区四区| 欧美电影一区二区| 亚洲综合激情小说| 精品久久人人做人人爰| 99久久亚洲一区二区三区青草 | 精品日产卡一卡二卡麻豆| 春色校园综合激情亚洲| 日韩高清不卡一区二区三区| 国产精品国产自产拍高清av| 日韩欧美国产三级| 欧美日韩一区二区三区四区五区| 成人爱爱电影网址| 久久国产尿小便嘘嘘尿| 爽好久久久欧美精品| 亚洲人成电影网站色mp4| 国产亚洲短视频| 欧美成人乱码一区二区三区| 欧美日本韩国一区二区三区视频 | 欧美肥妇free| 91网站最新地址| 丰满岳乱妇一区二区三区| 亚洲国产毛片aaaaa无费看 | 国产精一品亚洲二区在线视频| 亚洲国产成人av| 国产精品成人一区二区艾草| 久久久久久麻豆| 欧美成人一区二区三区在线观看| 欧美色图在线观看| 色综合久久综合| 94-欧美-setu| av成人老司机| 91免费看`日韩一区二区| 国产成人av一区二区| 狠狠v欧美v日韩v亚洲ⅴ| 蜜臀av一区二区| 免费久久99精品国产| 蜜臀av一区二区在线免费观看 | 精品精品国产高清a毛片牛牛| 欧美人xxxx| 69av一区二区三区| 日韩一级黄色大片| 精品国产三级a在线观看| 欧美va在线播放| 亚洲精品一区二区三区四区高清 | 强制捆绑调教一区二区| 午夜成人免费电影| 日本va欧美va欧美va精品| 日韩国产在线一| 蜜臀久久99精品久久久久久9| 蜜桃视频在线观看一区| 国产美女av一区二区三区| 国产精品88av| 91丝袜美女网| 在线观看亚洲一区| 91精品在线一区二区| 日韩三级在线观看| 国产偷国产偷亚洲高清人白洁| 国产欧美视频一区二区| 国产精品情趣视频| 亚洲欧美视频在线观看| 午夜视频一区二区| 极品少妇一区二区| 成人午夜视频在线观看| 91麻豆国产在线观看| 欧美日韩亚洲综合在线| 日韩视频永久免费| 国产精品色在线观看| 亚洲欧美中日韩| 亚洲国产毛片aaaaa无费看| 免费成人结看片| 国产成人精品免费网站| 色综合网色综合| 日韩亚洲国产中文字幕欧美| 国产亚洲综合av| 亚洲精品日日夜夜| 美腿丝袜亚洲色图| 91小宝寻花一区二区三区| 欧美日高清视频| 久久人人97超碰com| 亚洲欧美激情小说另类| 男女性色大片免费观看一区二区| 国产露脸91国语对白| 在线观看www91| 2020日本不卡一区二区视频| 亚洲精品国产a| 久久国产精品99精品国产| 91在线高清观看| 欧美大白屁股肥臀xxxxxx| 一区二区国产视频| 国产麻豆精品theporn| 91九色02白丝porn| 久久午夜电影网| 亚洲一区二区欧美| 丁香一区二区三区| 日韩亚洲欧美高清| 亚洲最新视频在线观看| 国产精品一色哟哟哟| 欧美日产国产精品| 亚洲免费大片在线观看| 国产精品综合一区二区| 51精品视频一区二区三区| 国产精品福利一区二区| 久久电影网电视剧免费观看| 91亚洲精品久久久蜜桃网站| 精品国产伦一区二区三区观看方式 | 亚洲精品视频在线| 国产精品一区二区x88av| 欧美疯狂做受xxxx富婆| 亚洲欧美经典视频| 粉嫩久久99精品久久久久久夜| 欧美一区二区三区不卡| 一区二区久久久久| 91免费观看在线| 国产精品免费看片| 成av人片一区二区| 久久嫩草精品久久久精品一| 日韩国产高清在线| 欧美日韩一区 二区 三区 久久精品| 亚洲国产成人一区二区三区| 久久精品噜噜噜成人av农村| 在线观看视频91| 亚洲欧洲在线观看av| 成人黄色免费短视频| 26uuu另类欧美亚洲曰本| 日本一区中文字幕| 欧美性生活久久| 洋洋成人永久网站入口| 欧美无人高清视频在线观看| 亚洲人成网站影音先锋播放| 91婷婷韩国欧美一区二区| 亚洲欧洲日本在线| 91偷拍与自偷拍精品| 亚洲激情图片qvod| 91国偷自产一区二区开放时间| 综合久久久久久| 色婷婷综合久色| 亚洲一区二区综合| 欧美日韩在线电影| 婷婷成人激情在线网| 91精品蜜臀在线一区尤物| 日本欧美一区二区| 欧美mv日韩mv| 国产高清不卡一区| 亚洲欧洲韩国日本视频| 色婷婷精品大在线视频| 亚洲电影视频在线| 日韩一区二区在线观看视频播放| 蜜臀久久久久久久| 欧美电影免费观看高清完整版 | 成人av午夜电影| 国产精品灌醉下药二区| 99久久精品国产一区二区三区| 综合欧美一区二区三区| 欧美性xxxxx极品少妇| 五月天中文字幕一区二区| 日韩欧美一区在线| 国产成人亚洲精品青草天美| 中文字幕亚洲成人| 欧美日韩精品系列| 激情五月激情综合网| 国产精品嫩草99a| 欧美丝袜丝交足nylons| 蜜桃av一区二区| 欧美高清在线视频| 欧美性大战久久久| 激情综合亚洲精品| 中文字幕一区二区在线观看| 在线观看日韩精品| 美女网站在线免费欧美精品| 欧美国产一区二区| 欧美日本一道本| 国产91色综合久久免费分享| 亚洲资源在线观看| 欧美变态tickle挠乳网站| 99久久综合国产精品| 日韩不卡在线观看日韩不卡视频| 26uuu国产日韩综合| 色综合久久久久综合体| 久久av中文字幕片| 亚洲永久免费av| 欧美一区二区三区思思人| 丁香另类激情小说| 亚洲无线码一区二区三区| 久久婷婷国产综合精品青草| 欧美午夜一区二区三区| 国产美女久久久久| 日韩电影在线免费看| 国产精品国产三级国产三级人妇| 欧美夫妻性生活| 26uuu亚洲| 欧美性大战久久久久久久| 国产成人免费视频网站| 男人的天堂亚洲一区| 中文字幕日韩一区二区| 精品福利一二区| 欧美视频日韩视频| 99精品欧美一区二区三区综合在线| 日本成人在线不卡视频| 一区二区三区不卡视频在线观看| 久久精品免视看|