亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? masks860.h

?? MPC860SAR源代碼
?? H
?? 第 1 頁 / 共 5 頁
字號:



/*-----------------------------------------------------------*
 * Real-Time Clock Alarm Register (RTCAL)                    *
 *-----------------------------------------------------------*
 * NOTE: The real-time clock alarm (RTCAL) is a 32-bit R/W 	 *
 *       register. When the value of the RTC is equal to the *
 *		 value programmed in the alarm register, a maskable    *
 *		 interrupt is generated 							          *
 *-----------------------------------------------------------*/

#define RTCAL_ALARM  0xFFFFFFFF   



/*--------------------------------------------------------*
 * Periodic Interrupt Status and Control Register (PISCR) *
 *--------------------------------------------------------*/

#define PISCR_PIRQ   0xFF00   /* Periodic Interrupt Request Level */
#define PISCR_PS     0xFF80   /* Periodic Interrupt Status */
#define RESERVED71   0x0078  
#define PISCR_PIE    0x0004   /* Periodic Interrupt Enable */
#define PISCR_PITF   0x0002   /* Periodic Interrupt Timer Freeze */
#define PISCR_PTE    0x0001   /* Periodic Timer Enable */



/*---------------------------------------------------------------*
 * Periodic Interrupt Timer Count (PITC)                         *
 *---------------------------------------------------------------*
 * NOTE: Contains the 16 bits to be loaded in a modulus counter. *
 *       The register is always R/W.          					 *
 *---------------------------------------------------------------*/

#define PITC_PITC   0xFFFF0000
#define RESERVED72  0x0000FFFF



/*----------------------------------------------------------------*
 * Periodic Interrupt Timer Register (PITR)                       *
 *----------------------------------------------------------------*
 * NOTE: A read-only register that shows the current value in the *
 *       periodic interrupt down counter. Reads or writes to 	   *
 *		 this register have no effect on the register or counter    *
 *----------------------------------------------------------------*/

#define PITR_PIT    0xFFFF0000
#define RESERVED73  0x0000FFFF




/*-------------------------------------------------------------------------*
 *                             CLOCKS AND RESET  						         *
 *-------------------------------------------------------------------------*/



/*--------------------------------------*
 * System Clock Control register (SCCR) *
 *--------------------------------------*/

#define RESERVED74   0x80000000
#define SCCR_COM     0x60000000	/* Clock Output Mode */
#define RESERVED75   0x1C000000
#define SCCR_TBS     0x02000000    /* Timebase Source */
#define SCCR_RTDIV   0x01000000    /* RTC Clock Divide */
#define SCCR_RTSEL   0x00800000    /* RTC circuit input source select */
#define SCCR_CRQEN   0x00400000    /* CPM requect enable */
#define SCCR_PRQEN   0x00200000    /* Power management request enable */
#define RESERVED76   0x00180000  
#define SCCR_EBDF    0x00060000    /* CLKOUT frequency */
#define RESERVED77   0x00018000    
#define SCCR_DFSYNC  0x00006000    /* Division factor of SyncCLK */
#define SCCR_DFBRG   0x00001800    /* Division factor of BRGCLK */
#define SCCR_DFNL    0x00000700    /* Division factor low frequency */
#define SCCR_DFNH    0x000000D0    /* Division factor high frequency */
#define RESERVED78   0x0000001F 



/*-----------------------------------------------------*
 * PLL, Low Power, and Reset Control Register (PLPRCR) *
 *-----------------------------------------------------*/  

#define PLPRCR_MF      0xFFF00000   /* Multiplication factor bits */
#define RESERVED79     0x000F0000
#define PLPRCR_SPLSS   0x00008000   /* SPLL lock status sticky bits */
#define PLPRCR_TEXPS   0x00004000   /* TEXP status bit */
#define RESERVED80     0x00002000   
#define PLPRCR_TMIST   0x00001000   /* Timers interrupt status */
#define RESERVED81     0x00000800   
#define PLPRCR_CSRC    0x00000400   /* Clock source bit */
#define PLPRCR_LPM     0x00000300   /* Low power mode select bits */
#define PLPRCR_CSR     0x00000080   /* Checkstop reset enable */
#define PLPRCR_LOLRE   0x00000040   /* Loss of lock reset enable */
#define PLPRCR_FIOPD   0x00000020   /* Force I/O pull-down */
#define RESERVED82     0x0000001F



/*-----------------------------*
 * Reset status register (RSR) *
 *-----------------------------*/

#define RSR_EHRS    0x80	  /* External hard reset status */
#define RSR_ESRS    0x40	  /* External soft reset status */
#define RSR_LLRS    0x20     /* Loss of lock status */
#define RSR_SWRS    0x10     /* Software watchdog reset status */
#define RSR_CSRS    0x08     /* Check stop reset status */
#define RSR_DBHRS   0x04     /* Debug port hard reset status */
#define RSR_DBSRS   0x02     /* Debug port soft reset status */
#define RSR_JTRS    0x01     /* JTAG reset status */




/*-------------------------------------------------------------------------*
 *                     SYSTEM INTEGRATION TIMERS KEYS					         *
 *-------------------------------------------------------------------------*
 * NOTE: Bit masks are not provided for System Integration Timers Keys or  *
 *       Clocks and Reset Keys. A write of 0x55CCAA33 to a key's memory    *
 *       address will change it to the open state. A write of any other    *
 *       data to a key's location will change it to the locked state. At   *
 *       power-on reset, all keys (except for real-time clock related 	   *
 *       registers) are	in the open state.                      		      *
 *-------------------------------------------------------------------------*/															  



/*-------------------------------------------------------------------------*
 *                                  I2C 								            *
 *-------------------------------------------------------------------------*/


/*---------------------------*
 * I2C Mode Register (I2MOD) *
 *---------------------------*/

#define RESERVED83   0xC0
#define I2MOD_REVD   0x20   /* Reverse Data */
#define I2MOD_GCD    0x10   /* General Call Disable */
#define I2MOD_FLT    0x08   /* Clock filter */
#define I2MOD_PDIV   0x06   /* Pre Divider */
#define I2MOD_EN     0x01   /* Enable I2C */



/*------------------------------*
 * I2C Address Register (I2ADD) *
 *------------------------------*/

#define I2ADD_SAD   0xFE    /* Slave Address */
#define RESERVED84  0x01



/*--------------------------*
 * I2C BRG Register (I2BRG) *
 *--------------------------*/

#define I2BRG_DIV   0xFF    /* Division Ratio */



/*------------------------------*
 * I2C Command Register (I2COM) *
 *------------------------------*/

#define I2COM_STR   0x80    /* Start Transmit */
#define RESERVED85  0x7E  
#define I2COM_M/S   0x01    /* Master Slave */		  



/*----------------------------*
 * I2C Event Register (I2CER) *
 *----------------------------*/

#define RESERVED86   0xE0   
#define I2CER_TXE    0x10   /* Tx Error */
#define RESERVED87   0x80
#define I2CER_BSY    0x04   /* Busy Condition */
#define I2CER_TXB    0x02   /* Tx Buffer */
#define I2CER_RXB    0x01   /* Rx Buffer */



/*------------------------------------------------------------------*
 * I2C Mask Register (I2CMR)                                        *
 *------------------------------------------------------------------*
 * NOTE: The I2C mask register is an 8-bit read/write register that * 
 *       has the same bit formats as the I2CER. If a bit in the     *
 *		 I2CMR is 1, the corresponding interupt in the I2CER is       *
 *		 enabled. If the bit is zero, the corresponding interrupt     *
 *		 in the I2CER is marked. This register is cleared at reset.   *
 *              												                 *
 *------------------------------------------------------------------*/

#define RESERVED88   0xE0   
#define I2CMR_TXE    0x10   /* Tx Error */
#define RESERVED89   0x80
#define I2CMR_BSY    0x04   /* Busy Condition */
#define I2CMR_TXB    0x02   /* Tx Buffer */
#define I2CMR_RXB    0x01   /* Rx Buffer */





/*-------------------------------------------------------------------------*
 *                                    DMA 								         *
 *-------------------------------------------------------------------------*/


/*--------------------------------------------------------------------*
 * SDMA Address Register (SDAR) 								   	          *
 *--------------------------------------------------------------------*
 * NOTE: Bit masks are not provived for SDMA Address Register (SDAR). *
 *       The 32-bit read-only SDMA Address Register shows the system  *
 *       address that is accessed during an SDMA bus error. It is	    *
 *       undefined at reset.	                                 	    *
 *--------------------------------------------------------------------*/


 /*-----------------------------*
  * SDMA Status Register (SDSR) *    
  *-----------------------------*/
 
 #define SDSR_SBER    0x80   /* SDMA Channel Bus Error */
 #define SDSR_RINT    0x40   /* Reserved Interrupt */
 #define RESERVED90   0x3C   
 #define SDSR_DSP2    0x02   /* DSP Chain 2 Interrupt */
 #define SDSR_DSP1    0x01   /* DSP Chain 1 Interrupt */
       


/*---------------------------------------------------------------------*
 * SDMA Mask Register (SDMR) 								   	              *
 *---------------------------------------------------------------------*
 * NOTE: Bit masks are not provided for the SDMA Mask Register (SDMR). *
 *       The SDMA Mask Register is an 8-bit read/write register with   *
 *       the same bit format as the SDMA status register. If a bit in  *
 *		 the SDMA mask register is a 1, the corresponding interrupt in   *
 *		 the event register is enabled. If the bit is zero, the		     *
 *		 corresponding interrupt in the event register is masked. This   *
 *		   register is cleared at reset.                           	     *       
 *---------------------------------------------------------------------*/

            

/*-------------------------------*
 * IDMA1 Status Register (IDSR1) *    
 *-------------------------------*/

#define RESERVED91   0xF8
#define IDSR1_OB     0x04   /* Out of buffers */
#define IDSR1_DONE   0x02   /* IDMA transfer done */		
#define IDSR1_AD     0x01   /* Auxiliary done */



/*---------------------------------------------------------------------*
 * IDMA1 Mask Register (IDMR1) 								   	           *
 *---------------------------------------------------------------------*
 * NOTE: Bit masks are not provided for the IDMA1 Mask Register. The   *
 *       IDMA mask register is an 8-bit read/write register with       *
 *       the same bit format as the IDSR. If a bit in the IDMR is a 1, *
 *       the corresponding interrupt in the status register is 		  *
 *       enabled. If the bit is zero, the corresponding interrupt in   *
 *       the status  register is masked. This register is cleared at   *
 *       reset.                                                        *       
 *---------------------------------------------------------------------*/



/*-------------------------------*
 * IDMA2 Status Register (IDSR2) *    
 *-------------------------------*/

#define RESERVED92   0xF8
#define IDSR2_OB     0x04   /* Out of buffers */
#define IDSR2_DONE   0x02   /* IDMA transfer done */		
#define IDSR3_AD     0x01   /* Auxiliary done */



/*----------------------------------------------------------------------*
 * IDMA2 Mask Register (IDMR2) 								   	            *
 *----------------------------------------------------------------------*
 * NOTE: Bit masks are not provided for the IDMA2 Mask Register. The 	*
 *       IDMA mask register is an 8-bit read/write register with        *
 *       the same bit format as the IDSR. If a bit in                   *
 *		   the IDMR is a 1, the corresponding interrupt in                *
 *		   the status register is enabled. If the bit is zero, the	      *
 *		   corresponding interrupt in the status  register is masked.   	*
 *       This register is cleared at reset.                             *       
 *----------------------------------------------------------------------*/




/*-------------------------------------------------------------------------*
 *                          CPM INTERRUPT CONTROL						         *
 *-------------------------------------------------------------------------*/


/*-------------------------------------*

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产日韩a在线播放性色| 久久男人中文字幕资源站| 国产成人在线色| 成人爽a毛片一区二区免费| 日韩—二三区免费观看av| 亚洲最新视频在线播放| 亚洲一区视频在线| 婷婷国产在线综合| 青青青伊人色综合久久| 久久精品国产77777蜜臀| 久久99精品久久久| 国产一区免费电影| 成人一级视频在线观看| av一区二区三区黑人| 99精品黄色片免费大全| 97精品久久久午夜一区二区三区| av激情亚洲男人天堂| 一本久久a久久免费精品不卡| 欧美亚洲丝袜传媒另类| 91精品国产综合久久久久久漫画| 欧美日韩亚洲国产综合| 日韩欧美一级精品久久| 精品va天堂亚洲国产| 中文字幕欧美激情| 亚洲另类一区二区| 秋霞影院一区二区| 成人免费毛片高清视频| 欧洲亚洲国产日韩| 欧美成人伊人久久综合网| 久久这里都是精品| 亚洲激情av在线| 日本亚洲视频在线| 成人手机在线视频| 欧美精选在线播放| 国产偷国产偷亚洲高清人白洁| 亚洲视频精选在线| 蜜芽一区二区三区| 91在线视频播放| 欧美一区二区网站| 亚洲免费资源在线播放| 久久国产三级精品| 欧洲中文字幕精品| 中国色在线观看另类| 日韩福利视频网| 91老师片黄在线观看| 日韩精品一区二区三区在线| 国产精品久久777777| 日本不卡免费在线视频| 一本色道亚洲精品aⅴ| 欧美精品一区二区三区视频| 亚洲另类春色校园小说| 国产精品一区二区三区99| 欧美自拍偷拍一区| 国产精品成人午夜| 国产精品一区在线| 在线综合亚洲欧美在线视频| 国产精品国产三级国产aⅴ中文| 蜜臀久久99精品久久久久久9| 色综合久久六月婷婷中文字幕| 精品国产免费一区二区三区香蕉 | 亚洲国产成人av网| 国产精品18久久久久久vr| 欧美一区二区三区在线电影| 国产精品乱人伦中文| 国产v日产∨综合v精品视频| 精品欧美一区二区久久| 偷拍亚洲欧洲综合| 欧美三级日本三级少妇99| 亚洲精品中文在线观看| 91网站最新地址| 亚洲精品国产精华液| 97se亚洲国产综合自在线| 久久―日本道色综合久久| 国产一区在线观看视频| 久久久影院官网| 精品一区二区三区免费观看| 欧美一级一区二区| 九色综合狠狠综合久久| 日韩精品一区在线| 国产毛片精品国产一区二区三区| 日韩精品一区二| 久久99精品国产麻豆不卡| 欧美大片免费久久精品三p| 首页亚洲欧美制服丝腿| 正在播放一区二区| 精品一区二区三区视频| 国产日产欧美一区| 成人av网站在线观看| 亚洲视频香蕉人妖| 欧美日韩国产首页| 久久精品国产成人一区二区三区 | 欧美日韩精品一区二区天天拍小说 | 欧美人与z0zoxxxx视频| 午夜欧美电影在线观看| 欧美日韩国产高清一区二区三区 | 天天色天天操综合| 日韩网站在线看片你懂的| 久久99精品久久久久久动态图| 精品99999| 国产suv精品一区二区三区| 亚洲免费资源在线播放| 69堂精品视频| 国产91精品入口| 亚洲高清免费在线| 久久久精品欧美丰满| 99久久精品一区二区| 亚洲国产三级在线| 2022国产精品视频| 色婷婷国产精品久久包臀| 免费成人小视频| 国产精品美女久久福利网站| 欧美日韩一二三| 国产最新精品免费| 亚洲国产毛片aaaaa无费看| 欧美一卡二卡在线| 色老汉一区二区三区| 九一久久久久久| 一区二区三区不卡视频| 久久伊人蜜桃av一区二区| 在线观看一区日韩| 国产传媒久久文化传媒| 午夜精品福利久久久| 国产精品免费丝袜| 日韩欧美卡一卡二| 在线观看一区不卡| 成人av动漫在线| 黄色精品一二区| 免费精品视频在线| 亚洲成人激情自拍| 亚洲激情一二三区| 国产精品国产馆在线真实露脸| 日韩网站在线看片你懂的| 欧美午夜精品一区| 91视频观看视频| 国产成人激情av| 精品在线你懂的| 日日夜夜精品免费视频| 亚洲成人自拍网| 亚洲情趣在线观看| 国产精品久久久久久久裸模 | av成人免费在线观看| 极品少妇xxxx偷拍精品少妇| 香港成人在线视频| 亚洲一二三区视频在线观看| 亚洲精品视频在线观看网站| 国产精品九色蝌蚪自拍| 亚洲国产电影在线观看| 国产欧美日韩视频在线观看| 精品日本一线二线三线不卡| 日韩一区二区三区四区| 欧美精品乱码久久久久久| 宅男噜噜噜66一区二区66| 欧美日韩精品电影| 欧美猛男超大videosgay| 在线日韩一区二区| 欧美系列在线观看| 欧美日韩视频在线第一区| 欧美吞精做爰啪啪高潮| 91.麻豆视频| 91精品国产综合久久精品麻豆| 欧美日韩一卡二卡三卡 | 久久精品男人的天堂| 欧美成人精品二区三区99精品| 欧美一区二区三区日韩视频| 69av一区二区三区| 日韩欧美不卡一区| 久久久久久夜精品精品免费| 欧美国产精品v| 有码一区二区三区| 天堂影院一区二区| 精品一区二区日韩| 99久久亚洲一区二区三区青草| av色综合久久天堂av综合| 在线观看精品一区| 日韩视频在线永久播放| 欧美国产一区在线| 亚洲黄色片在线观看| 午夜精品福利一区二区三区蜜桃| 久久狠狠亚洲综合| 成人午夜视频免费看| 欧美性大战久久久久久久| 精品av久久707| 中文字幕亚洲欧美在线不卡| 亚洲成人av一区二区三区| 国内精品伊人久久久久av影院| zzijzzij亚洲日本少妇熟睡| 欧美日韩亚洲高清一区二区| 久久天堂av综合合色蜜桃网| 1024国产精品| 美女在线视频一区| 日本乱人伦一区| 久久久国产精品不卡| 亚洲成人一区二区在线观看| 国产综合色精品一区二区三区| 日本高清不卡在线观看| xnxx国产精品| 丝瓜av网站精品一区二区| 国产不卡视频在线播放| 91精品欧美一区二区三区综合在| 国产欧美日韩综合精品一区二区|