亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? csr_1hl.lis

?? Button 一個國外大學(xué)生畢業(yè)設(shè)計,用的是AVR單片機
?? LIS
?? 第 1 頁 / 共 5 頁
字號:
 0000           ;------------------------------------------------
 00DA           INT_CLR0:     equ DAh          ; Interrupt Clear Register 0               (RW)
 0000                                          ; Use INT_MSK0 bit field masks
 00DB           INT_CLR1:     equ DBh          ; Interrupt Clear Register 1               (RW)
 0000                                          ; Use INT_MSK1 bit field masks
 00DD           INT_CLR3:     equ DDh          ; Interrupt Clear Register 3               (RW)
 0000                                          ; Use INT_MSK3 bit field masks
 0000           
 00DE           INT_MSK3:     equ DEh          ; I2C and Software Mask Register           (RW)
 0080           INT_MSK3_ENSWINT:          equ 80h ; MASK: enable/disable SW interrupt
 0001           INT_MSK3_I2C:              equ 01h ; MASK: enable/disable I2C interrupt
 0000           
 00E0           INT_MSK0:     equ E0h          ; General Interrupt Mask Register          (RW)
 0080           INT_MSK0_VC3:              equ 80h ; MASK: enable/disable VC3 interrupt
 0040           INT_MSK0_SLEEP:            equ 40h ; MASK: enable/disable sleep interrupt
 0020           INT_MSK0_GPIO:             equ 20h ; MASK: enable/disable GPIO  interrupt
 0004           INT_MSK0_ACOLUMN_1:        equ 04h ; MASK: enable/disable Analog col 1 interrupt
 0002           INT_MSK0_ACOLUMN_0:        equ 02h ; MASK: enable/disable Analog col 0 interrupt
 0001           INT_MSK0_VOLTAGE_MONITOR:  equ 01h ; MASK: enable/disable Volts interrupt
 0000           
 00E1           INT_MSK1:     equ E1h          ; Digital PSoC block Mask Register         (RW)
 0008           INT_MSK1_DCB03:            equ 08h ; MASK: enable/disable DCB03 block interrupt
 0004           INT_MSK1_DCB02:            equ 04h ; MASK: enable/disable DCB02 block interrupt
 0002           INT_MSK1_DBB01:            equ 02h ; MASK: enable/disable DBB01 block interrupt
 0001           INT_MSK1_DBB00:            equ 01h ; MASK: enable/disable DBB00 block interrupt
 0000           
 00E2           INT_VC:       equ E2h          ; Interrupt vector register                (RC)
 00E3           RES_WDT:      equ E3h          ; Watch Dog Timer Register                 (W)
 0000           
 0000           ; DECIMATOR Control Registers
 00E6           DEC_CR0:      equ E6h          ; Data Control Register 0                  (RW)
 00E7           DEC_CR1:      equ E7h          ; Data Control Register 1                  (RW)
 0000           
 0000           ;------------------------------------------------------
 0000           ;  System Status and Control Registers
 0000           ;
 0000           ;  Note: The following registers are mapped into both
 0000           ;        register bank 0 AND register bank 1.
 0000           ;------------------------------------------------------
 00F7           CPU_F:        equ F7h          ; CPU Flag Register Access                 (RO)
 0000                                              ; Use FLAG_ masks defined at top of file
 0000           
 00FD           DAC_D:        equ FDh		   ; DAC Data Register                        (RW)
 0000           
 00FE           CPU_SCR1:     equ FEh          ; CPU Status and Control Register #1       (#)
 0080           CPU_SCR1_IRESS:         equ 80h    ; MASK: flag, Internal Reset Status bit
 0010           CPU_SCR1_SLIMO:         equ 10h	   ; MASK: Slow IMO (internal main osc) enable
 0008           CPU_SCR1_ECO_ALWD_WR:   equ 08h    ; MASK: flag, ECO allowed has been written
 0004           CPU_SCR1_ECO_ALLOWED:   equ 04h    ; MASK: ECO allowed to be enabled
 0001           CPU_SCR1_IRAMDIS:       equ 01h    ; MASK: Disable RAM initialization on WDR
 0000           
 00FF           CPU_SCR0:     equ FFh          ; CPU Status and Control Register #2       (#)
 0080           CPU_SCR0_GIE_MASK:      equ 80h    ; MASK: Global Interrupt Enable shadow
 0020           CPU_SCR0_WDRS_MASK:     equ 20h    ; MASK: Watch Dog Timer Reset
 0010           CPU_SCR0_PORS_MASK:     equ 10h    ; MASK: power-on reset bit PORS
 0008           CPU_SCR0_SLEEP_MASK:    equ 08h    ; MASK: Enable Sleep
 0001           CPU_SCR0_STOP_MASK:     equ 01h    ; MASK: Halt CPU bit
 0000           
 0000           
 0000           ;;=============================================================================
 0000           ;;      Register Space, Bank 1
 0000           ;;=============================================================================
 0000           
 0000           ;------------------------------------------------
 0000           ;  Port Registers
 0000           ;  Note: Also see this address range in Bank 0.
 0000           ;------------------------------------------------
 0000           ; Port 0
 0000           PRT0DM0:      equ 00h          ; Port 0 Drive Mode 0                      (RW)
 0001           PRT0DM1:      equ 01h          ; Port 0 Drive Mode 1                      (RW)
 0002           PRT0IC0:      equ 02h          ; Port 0 Interrupt Control 0               (RW)
 0003           PRT0IC1:      equ 03h          ; Port 0 Interrupt Control 1               (RW)
 0000           
 0000           ; Port 1
 0004           PRT1DM0:      equ 04h          ; Port 1 Drive Mode 0                      (RW)
 0005           PRT1DM1:      equ 05h          ; Port 1 Drive Mode 1                      (RW)
 0006           PRT1IC0:      equ 06h          ; Port 1 Interrupt Control 0               (RW)
 0007           PRT1IC1:      equ 07h          ; Port 1 Interrupt Control 1               (RW)
 0000           
 0000           ; Port 2
 0008           PRT2DM0:      equ 08h          ; Port 2 Drive Mode 0                      (RW)
 0009           PRT2DM1:      equ 09h          ; Port 2 Drive Mode 1                      (RW)
 000A           PRT2IC0:      equ 0Ah          ; Port 2 Interrupt Control 0               (RW)
 000B           PRT2IC1:      equ 0Bh          ; Port 2 Interrupt Control 1               (RW)
 0000           
 0000           ; Port 3
 000C           PRT3DM0:      equ 0Ch          ; Port 3 Drive Mode 0                      (RW)
 000D           PRT3DM1:      equ 0Dh          ; Port 3 Drive Mode 1                      (RW)
 000E           PRT3IC0:      equ 0Eh          ; Port 3 Interrupt Control 0               (RW)
 000F           PRT3IC1:      equ 0Fh          ; Port 3 Interrupt Control 1               (RW)
 0000           
 0000           ;------------------------------------------------
 0000           ;  Digital PSoC(tm) block Registers
 0000           ;  Note: Also see this address range in Bank 0.
 0000           ;------------------------------------------------
 0000           
 0000           ; Digital PSoC block 00, Basic Type B
 0020           DBB00FN:      equ 20h          ; Function Register                        (RW)
 0021           DBB00IN:      equ 21h          ;    Input Register                        (RW)
 0022           DBB00OU:      equ 22h          ;   Output Register                        (RW)
 0000           
 0000           ; Digital PSoC block 01, Basic Type B
 0024           DBB01FN:      equ 24h          ; Function Register                        (RW)
 0025           DBB01IN:      equ 25h          ;    Input Register                        (RW)
 0026           DBB01OU:      equ 26h          ;   Output Register                        (RW)
 0000           
 0000           ; Digital PSoC block 02, Communications Type B
 0028           DCB02FN:      equ 28h          ; Function Register                        (RW)
 0029           DCB02IN:      equ 29h          ;    Input Register                        (RW)
 002A           DCB02OU:      equ 2Ah          ;   Output Register                        (RW)
 0000           
 0000           ; Digital PSoC block 03, Communications Type B
 002C           DCB03FN:      equ 2Ch          ; Function Register                        (RW)
 002D           DCB03IN:      equ 2Dh          ;    Input Register                        (RW)
 002E           DCB03OU:      equ 2Eh          ;   Output Register                        (RW)
 0000           
 0000           ;------------------------------------------------
 0000           ;  System and Global Resource Registers
 0000           ;  Note: Also see this address range in Bank 0.
 0000           ;------------------------------------------------
 0000           
 0060           CLK_CR0:      equ 60h          ; Analog Column Clock Select Register 0    (RW)
 000C           CLK_CR0_ACOLUMN_1:    equ 0Ch    ; MASK: Specify clock for analog cloumn
 0003           CLK_CR0_ACOLUMN_0:    equ 03h    ; MASK: Specify clock for analog cloumn
 0000           
 0061           CLK_CR1:      equ 61h          ; Analog Clock Source Select Register 1    (RW)
 0018           CLK_CR1_ACLK1:        equ 18h    ; MASK: Digital PSoC block for analog source
 0003           CLK_CR1_ACLK0:        equ 03h    ; MASK: Digital PSoC block for analog source
 0000           
 0003           CLK_CR1_ACLK2:        equ 03h    ; Deprecated do not use
 0000           
 0062           ABF_CR0:      equ 62h          ; Analog Output Buffer Control Register 0  (RW)
 0080           ABF_CR0_ACOL1MUX:     equ 80h    ; MASK: Analog Column 1 Mux control
 0000           
 0063           AMD_CR0:      equ 63h          ; Analog Modulator Control Register 0      (RW)
 000F           AMD_CR0_AMOD0:        equ 0Fh    ; MASK: Modulation source for analog column 0
 0000           
 0064           CMP_GO_EN:    equ 64h          ; Comparator Bus To Global Out Enable      (RW)
 0080           CMP_GO_EN_GOO5:       equ 80h    ; MASK: Selected Col 1 signal to GOO5
 0040           CMP_GO_EN_GOO1:       equ 40h    ; MASK: Selected Col 1 signal to GOO1
 0030           CMP_GO_EN_SEL1:       equ 30h    ; MASK: Column 1 Signal Select
 0008           CMP_GO_EN_GOO4:       equ 08h    ; MASK: Selected Col 0 signal to GOO4
 0004           CMP_GO_EN_GOO0:       equ 04h    ; MASK: Selected Col 0 signal to GOO0
 0003           CMP_GO_EN_SEL0:       equ 03h    ; MASK: Column 0 Signal Select
 0000           
 0066           AMD_CR1:      equ 66h          ; Analog Modulator Control Register 1      (RW)
 000F           AMD_CR1_AMOD1:        equ 0Fh    ; MASK: Modulation ctrl for analog column 1
 0000           
 0067           ALT_CR0:      equ 67h          ; Analog Look Up Table (LUT) Register 0    (RW)
 00F0           ALT_CR0_LUT1:         equ F0h    ; MASK: Look up table 1 selection
 000F           ALT_CR0_LUT0:         equ 0Fh    ; MASK: Look up table 0 selection
 0000           
 006B           CLK_CR3:      equ 6Bh          ; Analog Clock Source Control Register 3   (RW)
 0040           CLK_CR3_SYS1:         equ 40h    ; MASK: Analog Clock 1 selection
 0030           CLK_CR3_DIVCLK1:      equ 30h    ; MASK: Analog Clock 1 divider
 0004           CLK_CR3_SYS0:         equ 04h    ; MASK: Analog Clock 0 selection
 0003           CLK_CR3_DIVCLK0:      equ 03h    ; MASK: Analog Clock 0 divider
 0000           
 0000           ;------------------------------------------------
 0000           ;  Global Digital Interconnects
 0000           ;------------------------------------------------
 0000           
 00D0           GDI_O_IN:     equ D0h          ; Global Dig Interconnect Odd Inputs Reg   (RW)
 00D1           GDI_E_IN:     equ D1h          ; Global Dig Interconnect Even Inputs Reg  (RW)
 00D2           GDI_O_OU:     equ D2h          ; Global Dig Interconnect Odd Outputs Reg  (RW)
 00D3           GDI_E_OU:     equ D3h          ; Global Dig Interconnect Even Outputs Reg (RW)
 0000           
 0000           ;------------------------------------------------
 0000           ;  Analog Mux Bus Port Enable Bits
 0000           ;------------------------------------------------
 00D8           MUX_CR0:      equ D8h          ; Analog Mux Port 0 Bit Enables Register
 00D9           MUX_CR1:      equ D9h          ; Analog Mux Port 1 Bit Enables Register
 00DA           MUX_CR2:      equ DAh          ; Analog Mux Port 2 Bit Enables Register
 00DB           MUX_CR3:      equ DBh          ; Analog Mux Port 3 Bit Enables Register
 0000           
 0000           ;------------------------------------------------
 0000           ;  Clock and System Control Registers
 0000           ;------------------------------------------------
 0000           
 00DD           OSC_GO_EN:    equ DDh          ; Oscillator to Global Outputs Enable Register (RW)
 0080           OSC_GO_EN_SLPINT:      equ 80h	 ; Enable Sleep Timer onto GOE[7]
 0040           OSC_GO_EN_VC3:         equ 40h    ; Enable VC3 onto GOE[6]
 0020           OSC_GO_EN_VC2:         equ 20h    ; Enable VC2 onto GOE[5]
 0010           OSC_GO_EN_VC1:         equ 10h    ; Enable VC1 onto GOE[4]
 0008           OSC_GO_EN_SYSCLKX2:    equ 08h    ; Enable 2X SysClk onto GOE[3]
 0004           OSC_GO_EN_SYSCLK:      equ 04h    ; Enable 1X SysClk onto GOE[2]
 0002           OSC_GO_EN_CLK24M:      equ 02h    ; Enable 24 MHz clock onto GOE[1]
 0001           OSC_GO_EN_CLK32K:      equ 01h    ; Enable 32 kHz clock onto GOE[0]
 0000           
 00DE           OSC_CR4:      equ DEh          ; Oscillator Control Register 4            (RW)
 0003           OSC_CR4_VC3SEL:       equ 03h    ; MASK: System VC3 Clock source
 0000           
 00DF           OSC_CR3:      equ DFh          ; Oscillator Control Register 3            (RW)
 0000           
 00E0           OSC_CR0:      equ E0h          ; System Oscillator Control Register 0     (RW)
 0080           OSC_CR0_32K_SELECT:   equ 80h    ; MASK: Enable/Disable External XTAL Osc
 0040           OSC_CR0_PLL_MODE:     equ 40h    ; MASK: Enable/Disable PLL
 0020           OSC_CR0_NO_BUZZ:      equ 20h    ; MASK: Bandgap always powered/BUZZ bandgap
 0018           OSC_CR0_SLEEP:        equ 18h    ; MASK: Set Sleep timer freq/period
 0000           OSC_CR0_SLEEP_512Hz:  equ 00h    ;     Set sleep bits for 1.95ms period
 0008           OSC_CR0_SLEEP_64Hz:   equ 08h    ;     Set sleep bits for 15.6ms period
 0010           OSC_CR0_SLEEP_8Hz:    equ 10h    ;     Set sleep bits for 125ms period
 0018           OSC_CR0_SLEEP_1Hz:    equ 18h    ;     Set sleep bits for 1 sec period
 0007           OSC_CR0_CPU:          equ 07h    ; MASK: Set CPU Frequency
 0000           OSC_CR0_CPU_3MHz:     equ 00h    ;     set CPU Freq bits for 3MHz Operation
 0001           OSC_CR0_CPU_6MHz:     equ 01h    ;     set CPU Freq bits for 6MHz Operation
 0002           OSC_CR0_CPU_12MHz:    equ 02h    ;     set CPU Freq bits for 12MHz Operation
 0003           OSC_CR0_CPU_24MHz:    equ 03h    ;     set CPU Freq bits for 24MHz Operation

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情欧美日韩一区二区| 久久九九久精品国产免费直播| 国产麻豆午夜三级精品| 日韩高清中文字幕一区| 亚洲综合小说图片| 1024成人网| 亚洲乱码国产乱码精品精的特点| 久久久久久久久久看片| 91精品国产综合久久精品app | 国产精一品亚洲二区在线视频| 日韩精品亚洲一区二区三区免费| 亚洲裸体xxx| 亚洲婷婷国产精品电影人久久| 国产精品免费久久久久| 一区二区三区欧美| 日本欧美大码aⅴ在线播放| 乱一区二区av| 国产不卡视频一区| 99精品欧美一区二区三区小说 | 国产精品国产a| 亚洲精品欧美专区| 爽爽淫人综合网网站| 奇米在线7777在线精品 | 狠狠色丁香久久婷婷综| 欧美成人aa大片| 日韩黄色小视频| 欧美经典一区二区三区| 成人免费av在线| 奇米色777欧美一区二区| 国产亚洲一区二区在线观看| 色老汉av一区二区三区| 麻豆freexxxx性91精品| 日韩精品一区第一页| 亚洲欧美激情视频在线观看一区二区三区 | 亚洲午夜免费福利视频| 国产亚洲成年网址在线观看| 欧美zozozo| 91精品国产欧美一区二区| 91蜜桃传媒精品久久久一区二区| 久久成人麻豆午夜电影| 麻豆精品在线播放| 国产激情一区二区三区| 狠狠久久亚洲欧美| 成人性生交大片免费看中文| 成人sese在线| 欧美日韩精品一区视频| 91精品国产欧美一区二区| 久久精品一级爱片| 有坂深雪av一区二区精品| 亚洲免费高清视频在线| 亚洲一级片在线观看| 中文字幕日本乱码精品影院| 亚洲在线视频一区| 精品一二三四区| 91成人免费网站| 中文字幕一区在线观看视频| 亚洲第一搞黄网站| 99久久精品国产网站| 欧美精品在线观看播放| 日韩视频永久免费| 亚洲黄色av一区| 国产成人亚洲综合a∨婷婷| 99久久er热在这里只有精品66| 91麻豆成人久久精品二区三区| 欧美电视剧免费全集观看| 国产精品欧美久久久久一区二区| 一卡二卡欧美日韩| 国产精品一区二区不卡| 欧美一级生活片| 亚洲精品免费视频| av亚洲精华国产精华精华| 欧美不卡一区二区| 亚洲福利一区二区三区| 欧美日韩美女一区二区| 一区二区三区不卡在线观看| 99久久精品免费观看| 亚洲乱码国产乱码精品精可以看 | 色综合欧美在线| 亚洲国产精品久久艾草纯爱| 99国内精品久久| 亚洲一区在线观看视频| 色欲综合视频天天天| 日韩一区欧美小说| av在线不卡免费看| 亚洲一区二区三区在线看| 欧美在线高清视频| 日本在线不卡视频一二三区| 日韩一区二区在线观看视频| 久久电影国产免费久久电影| 国产三级一区二区| 在线日韩国产精品| 国产成人一区在线| 亚洲h动漫在线| 中文字幕视频一区二区三区久| av在线不卡免费看| 国产精品久久久久久一区二区三区| 处破女av一区二区| 日韩av高清在线观看| 久久综合久久99| 色婷婷亚洲精品| 日韩精品电影在线| 国产性色一区二区| 91免费版pro下载短视频| 欧美aa在线视频| 一卡二卡欧美日韩| 久久九九99视频| 欧美日本一道本| 99riav一区二区三区| 久久黄色级2电影| 一区二区三区精品| 国产精品色在线| 国产女主播一区| 国产精品毛片无遮挡高清| 国产亚洲污的网站| 26uuu欧美日本| 欧美日韩精品一二三区| 欧美视频精品在线| 成人h动漫精品| 九色综合国产一区二区三区| 天天综合色天天综合色h| 亚洲国产日韩一区二区| 亚洲午夜免费福利视频| 一区二区三区在线免费播放| 欧美成人一区二区三区在线观看| 9色porny自拍视频一区二区| 激情深爱一区二区| 99精品视频一区| 色综合久久久久综合体| 懂色一区二区三区免费观看| 国产98色在线|日韩| 成人精品小蝌蚪| 在线免费观看成人短视频| 色婷婷久久久综合中文字幕| 欧美午夜影院一区| 欧美一区二区三区免费大片| 欧美丰满美乳xxx高潮www| 精品久久国产字幕高潮| 亚洲欧洲日本在线| 美腿丝袜亚洲三区| 欧美性感一区二区三区| 欧美大片在线观看一区| 国产精品每日更新| 奇米777欧美一区二区| 成人免费毛片app| 欧美日韩中文另类| 亚洲视频中文字幕| 懂色av一区二区夜夜嗨| 欧美sm极限捆绑bd| 天天综合网天天综合色| 91一区二区在线观看| 日韩一级完整毛片| 视频一区国产视频| 欧美顶级少妇做爰| 天天色天天爱天天射综合| 97成人超碰视| 偷偷要91色婷婷| 欧美三日本三级三级在线播放| 久久婷婷国产综合精品青草| 亚洲va韩国va欧美va精品| 色老汉一区二区三区| 亚洲天堂免费在线观看视频| 国产成人午夜精品影院观看视频 | 精品理论电影在线观看| 久久99九九99精品| 久久夜色精品一区| 99r国产精品| 亚洲午夜久久久| 欧美在线高清视频| 麻豆免费精品视频| 国产婷婷精品av在线| av在线不卡观看免费观看| 亚洲精品综合在线| 久久久久久夜精品精品免费| 国产91精品一区二区麻豆网站| 中文字幕在线一区| 在线观看91精品国产入口| 午夜电影久久久| 久久午夜国产精品| 91小视频免费观看| 免费亚洲电影在线| 亚洲乱码国产乱码精品精的特点| 欧美一区二区视频在线观看| 成人性视频免费网站| 蜜臀久久99精品久久久久久9 | 亚洲精品在线一区二区| 99久久国产综合精品色伊| 亚洲不卡av一区二区三区| 国产视频一区不卡| 日韩精品一区二区三区在线 | 一区二区三区四区亚洲| 欧美精品一区二区三区一线天视频| 91在线免费看| 久久av资源网| 洋洋av久久久久久久一区| 国产日产欧美一区| 精品国产一区二区三区不卡| 欧美日韩国产天堂| 91丝袜美腿高跟国产极品老师| 国内精品久久久久影院一蜜桃| 美女久久久精品|