亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? boshuxc.syr

?? 基于FPGA的波束成型
?? SYR
?? 第 1 頁 / 共 2 頁
字號(hào):
Release 7.1.03i - xst H.41Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 1.23 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 1.23 s | Elapsed : 0.00 / 0.00 s --> Reading design: boshuxc.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "boshuxc.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "boshuxc"Output Format                      : NGCTarget Device                      : xc3s400-5-pq208---- Source OptionsTop Module Name                    : boshuxcAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : boshuxc.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "../xilinx/complexmul.v"Module <complexmul> compiledModule <mult> compiledCompiling verilog file "boshuxc.v"Module <boshuxc> compiledNo errors in compilationAnalysis of file <"boshuxc.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <boshuxc>.Module <boshuxc> is correct for synthesis.     Set property "resynthesize = true" for unit <boshuxc>.Analyzing module <complexmul>.WARNING:Xst:905 - "../xilinx/complexmul.v" line 32: The signals <rdy1, rdy2, rdy3, rdy4> are missing in the sensitivity list of always block.Module <complexmul> is correct for synthesis. Analyzing module <mult>.WARNING:Xst:854 - "../xilinx/complexmul.v" line 78: Ignored initial statement.Module <mult> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <mult>.    Related source file is "../xilinx/complexmul.v".WARNING:Xst:1780 - Signal <dj> is never used or assigned.    Found 1-bit register for signal <rdy>.    Found 32-bit register for signal <out>.    Found 16x16-bit multiplier for signal <$n0002> created at line 105.    Found 16-bit adder for signal <$n0004> created at line 94.    Found 16-bit adder for signal <$n0005> created at line 100.    Found 32-bit adder for signal <$n0006> created at line 109.    Found 16-bit register for signal <ain>.    Found 16-bit register for signal <bin>.    Found 32-bit register for signal <outab>.    Found 1-bit xor2 for signal <tk>.    Summary:	inferred  97 D-type flip-flop(s).	inferred   3 Adder/Subtractor(s).	inferred   1 Multiplier(s).Unit <mult> synthesized.Synthesizing Unit <complexmul>.    Related source file is "../xilinx/complexmul.v".    Found 32-bit subtractor for signal <$n0000> created at line 35.    Found 32-bit adder for signal <$n0001> created at line 36.    Summary:	inferred   2 Adder/Subtractor(s).Unit <complexmul> synthesized.Synthesizing Unit <boshuxc>.    Related source file is "boshuxc.v".    Found 32-bit register for signal <yi>.    Found 32-bit register for signal <yr>.    Found 1-bit register for signal <rdy>.    Found 16-bit adder for signal <$n0000> created at line 42.    Found 16-bit adder for signal <$n0001> created at line 43.    Found 16-bit adder for signal <$n0002> created at line 44.    Found 16-bit adder for signal <$n0003> created at line 45.    Found 16-bit adder for signal <$n0004> created at line 46.    Found 16-bit adder for signal <$n0005> created at line 47.    Found 16-bit adder for signal <$n0006> created at line 48.    Found 16-bit adder for signal <$n0007> created at line 49.    Found 32-bit adder for signal <$n0008> created at line 79.    Found 32-bit adder for signal <$n0009> created at line 80.    Found 32-bit adder for signal <wbi1>.    Found 32-bit adder for signal <wbi2>.    Found 32-bit adder for signal <wbi3>.    Found 32-bit adder for signal <wbi4>.    Found 32-bit adder for signal <wbr1>.    Found 32-bit adder for signal <wbr2>.    Found 32-bit adder for signal <wbr3>.    Found 32-bit adder for signal <wbr4>.    Found 32-bit adder for signal <wci1>.    Found 32-bit adder for signal <wci2>.    Found 32-bit adder for signal <wcr1>.    Found 32-bit adder for signal <wcr2>.    Summary:	inferred  65 D-type flip-flop(s).	inferred  22 Adder/Subtractor(s).Unit <boshuxc> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...    Found registered multiplier on signal <_n0002>:	- 1 register level(s) found in a register connected to the multiplier macro ouput.	  Pushing register(s) into the multiplier macro.Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Multipliers                      : 32 16x16-bit registered multiplier   : 32# Adders/Subtractors               : 134 16-bit adder                      : 72 32-bit adder                      : 54 32-bit subtractor                 : 8# Registers                        : 131 1-bit register                    : 33 16-bit register                   : 64 32-bit register                   : 34# Xors                             : 32 1-bit xor2                        : 32==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <boshuxc> ...Optimizing unit <complexmul> ...Optimizing unit <mult> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Register <mu1/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu1/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu1/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u4/rdy> equivalent to <mu1/u4/rdy> has been removedFound area constraint ratio of 100 (+ 5) on block boshuxc, actual ratio is 92.

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩精品一区二区三区蜜桃| 国产精品高潮呻吟久久| 538在线一区二区精品国产| 欧美在线一区二区| 欧美日韩视频一区二区| 欧美特级限制片免费在线观看| 色丁香久综合在线久综合在线观看| 成人av免费网站| 波多野结衣一区二区三区| 99久久久久久| 在线免费不卡视频| 欧美日韩一区成人| 亚洲六月丁香色婷婷综合久久| 中文字幕一区二区三区不卡| 中文字幕在线一区| 亚洲激情一二三区| 一区二区三区四区高清精品免费观看| 亚洲精品福利视频网站| 亚洲高清一区二区三区| 青草av.久久免费一区| 国产裸体歌舞团一区二区| 成人午夜伦理影院| 91性感美女视频| 欧美在线不卡视频| 欧美变态tickle挠乳网站| 久久久久国产精品麻豆ai换脸| 国产精品免费久久| 亚洲一区二区三区精品在线| 免费看黄色91| 成人av在线影院| 欧美在线免费观看亚洲| 91精品国产欧美一区二区| 久久久久久久久岛国免费| 中文字幕亚洲一区二区av在线| 一区二区三区毛片| 久久国产人妖系列| 91香蕉视频黄| 欧美一区二区日韩| 中文成人av在线| 无码av免费一区二区三区试看| 成人的网站免费观看| 91久久精品国产91性色tv| 欧美精品日韩综合在线| 久久精子c满五个校花| 亚洲精品乱码久久久久久黑人 | 日韩av电影天堂| 国产精品一区二区在线播放| 色婷婷久久久亚洲一区二区三区| 51精品久久久久久久蜜臀| 国产精品不卡在线| 日本一区中文字幕| 成人动漫一区二区在线| 欧美一区二区在线看| 国产精品午夜在线观看| 日韩精品国产欧美| 不卡电影一区二区三区| 日韩欧美成人激情| 亚洲精品综合在线| 国产呦精品一区二区三区网站| 欧美丝袜自拍制服另类| 国产丝袜美腿一区二区三区| 天天av天天翘天天综合网色鬼国产| 国产成人综合网站| 日韩精品中文字幕一区二区三区| 国产精品国产自产拍在线| 久久精品国产99国产| 欧美日韩不卡在线| 亚洲欧美在线视频观看| 国产一区在线不卡| 欧美一级免费大片| 亚洲国产另类av| 91原创在线视频| 亚洲国产精品成人综合| 国内外成人在线视频| 欧美日韩黄色一区二区| 亚洲免费在线观看视频| 成人免费精品视频| 久久美女艺术照精彩视频福利播放| 婷婷久久综合九色综合绿巨人| 99精品久久久久久| 国产精品久久久久永久免费观看| 精品一区二区成人精品| 欧美老女人在线| 亚洲超碰精品一区二区| 欧美在线短视频| 亚洲男人都懂的| 99国内精品久久| 国产精品久久毛片| 成人久久视频在线观看| 日本一区二区三区四区| 国产精品一级黄| 久久久99精品久久| 国产成人亚洲综合a∨婷婷图片| 精品久久久影院| 激情欧美日韩一区二区| 日韩美女在线视频| 日韩中文欧美在线| 4438x成人网最大色成网站| 亚洲一二三四久久| 日本韩国欧美一区| 一区二区三区四区亚洲| 欧美综合天天夜夜久久| 亚洲日本在线看| 色香蕉成人二区免费| 一区二区欧美精品| 色综合天天综合狠狠| 亚洲视频一二三| 91久久人澡人人添人人爽欧美| 亚洲综合在线视频| 在线观看91视频| 五月综合激情网| 欧美丰满少妇xxxxx高潮对白 | 国产一区二区在线看| 国产亚洲成年网址在线观看| 国产成人精品午夜视频免费 | 欧美疯狂做受xxxx富婆| 亚洲电影你懂得| 欧美一区二区三区视频免费播放| 日本成人在线不卡视频| 精品国产三级a在线观看| 韩国一区二区三区| 国产精品欧美一级免费| 一本久道久久综合中文字幕| 亚洲在线成人精品| 日韩欧美激情一区| 国产高清久久久| 综合中文字幕亚洲| 欧美色图在线观看| 九九精品一区二区| 国产精品国产三级国产三级人妇| 91小视频在线| 男男成人高潮片免费网站| 久久免费精品国产久精品久久久久| 成人高清视频在线| 亚洲午夜精品一区二区三区他趣| 91精品国产免费| 国产成人综合在线观看| 亚洲精品视频在线看| 91麻豆精品国产91久久久资源速度| 国产综合久久久久久久久久久久| 1024成人网| 91麻豆精品国产91久久久久| 国产风韵犹存在线视精品| 日韩一区有码在线| 337p亚洲精品色噜噜噜| 国产精品一级黄| 一区二区高清在线| 精品美女一区二区| 91老司机福利 在线| 久久国产精品72免费观看| 综合色中文字幕| 日韩欧美中文一区| 一道本成人在线| 激情欧美一区二区三区在线观看| 国产精品毛片久久久久久| 欧美顶级少妇做爰| 99精品桃花视频在线观看| 蜜臀av亚洲一区中文字幕| 国产精品国产自产拍在线| 日韩视频123| 色香色香欲天天天影视综合网| 久久99国产精品麻豆| 亚洲精品免费看| 久久久久久久综合狠狠综合| 欧美日本在线播放| k8久久久一区二区三区| 精品一区二区成人精品| 亚洲国产精品久久艾草纯爱| 中文久久乱码一区二区| 2020国产成人综合网| 3d成人h动漫网站入口| 色综合天天综合给合国产| 国产成人综合自拍| 久久国产婷婷国产香蕉| 午夜私人影院久久久久| 亚洲精品水蜜桃| 国产精品―色哟哟| 精品999久久久| 91精品免费在线| 欧美在线观看视频一区二区三区| 成人免费视频国产在线观看| 黄页网站大全一区二区| 视频一区免费在线观看| 一区二区三区在线观看欧美| 中文字幕精品一区二区精品绿巨人| 欧美一区二区黄| 欧美人狂配大交3d怪物一区| 欧美在线视频全部完| 色婷婷一区二区三区四区| 不卡的av在线播放| 成人免费av资源| 成人免费看的视频| 成人一区二区三区在线观看| 黄色日韩网站视频| 激情综合五月天| 激情综合色播激情啊| 精彩视频一区二区| 美女网站色91| 日韩av中文字幕一区二区三区| 日韩中文字幕区一区有砖一区|