?? boshuxc.syr
字號(hào):
Release 7.1.03i - xst H.41Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 1.23 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 1.23 s | Elapsed : 0.00 / 0.00 s --> Reading design: boshuxc.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "boshuxc.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "boshuxc"Output Format : NGCTarget Device : xc3s400-5-pq208---- Source OptionsTop Module Name : boshuxcAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : autoAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 500Add Generic Clock Buffer(BUFG) : 8Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : boshuxc.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESsafe_implementation : NoOptimize Instantiated Primitives : NOuse_clock_enable : Yesuse_sync_set : Yesuse_sync_reset : Yesenable_auto_floorplanning : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling verilog file "../xilinx/complexmul.v"Module <complexmul> compiledModule <mult> compiledCompiling verilog file "boshuxc.v"Module <boshuxc> compiledNo errors in compilationAnalysis of file <"boshuxc.prj"> succeeded. =========================================================================* HDL Analysis *=========================================================================Analyzing top module <boshuxc>.Module <boshuxc> is correct for synthesis. Set property "resynthesize = true" for unit <boshuxc>.Analyzing module <complexmul>.WARNING:Xst:905 - "../xilinx/complexmul.v" line 32: The signals <rdy1, rdy2, rdy3, rdy4> are missing in the sensitivity list of always block.Module <complexmul> is correct for synthesis. Analyzing module <mult>.WARNING:Xst:854 - "../xilinx/complexmul.v" line 78: Ignored initial statement.Module <mult> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <mult>. Related source file is "../xilinx/complexmul.v".WARNING:Xst:1780 - Signal <dj> is never used or assigned. Found 1-bit register for signal <rdy>. Found 32-bit register for signal <out>. Found 16x16-bit multiplier for signal <$n0002> created at line 105. Found 16-bit adder for signal <$n0004> created at line 94. Found 16-bit adder for signal <$n0005> created at line 100. Found 32-bit adder for signal <$n0006> created at line 109. Found 16-bit register for signal <ain>. Found 16-bit register for signal <bin>. Found 32-bit register for signal <outab>. Found 1-bit xor2 for signal <tk>. Summary: inferred 97 D-type flip-flop(s). inferred 3 Adder/Subtractor(s). inferred 1 Multiplier(s).Unit <mult> synthesized.Synthesizing Unit <complexmul>. Related source file is "../xilinx/complexmul.v". Found 32-bit subtractor for signal <$n0000> created at line 35. Found 32-bit adder for signal <$n0001> created at line 36. Summary: inferred 2 Adder/Subtractor(s).Unit <complexmul> synthesized.Synthesizing Unit <boshuxc>. Related source file is "boshuxc.v". Found 32-bit register for signal <yi>. Found 32-bit register for signal <yr>. Found 1-bit register for signal <rdy>. Found 16-bit adder for signal <$n0000> created at line 42. Found 16-bit adder for signal <$n0001> created at line 43. Found 16-bit adder for signal <$n0002> created at line 44. Found 16-bit adder for signal <$n0003> created at line 45. Found 16-bit adder for signal <$n0004> created at line 46. Found 16-bit adder for signal <$n0005> created at line 47. Found 16-bit adder for signal <$n0006> created at line 48. Found 16-bit adder for signal <$n0007> created at line 49. Found 32-bit adder for signal <$n0008> created at line 79. Found 32-bit adder for signal <$n0009> created at line 80. Found 32-bit adder for signal <wbi1>. Found 32-bit adder for signal <wbi2>. Found 32-bit adder for signal <wbi3>. Found 32-bit adder for signal <wbi4>. Found 32-bit adder for signal <wbr1>. Found 32-bit adder for signal <wbr2>. Found 32-bit adder for signal <wbr3>. Found 32-bit adder for signal <wbr4>. Found 32-bit adder for signal <wci1>. Found 32-bit adder for signal <wci2>. Found 32-bit adder for signal <wcr1>. Found 32-bit adder for signal <wcr2>. Summary: inferred 65 D-type flip-flop(s). inferred 22 Adder/Subtractor(s).Unit <boshuxc> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ... Found registered multiplier on signal <_n0002>: - 1 register level(s) found in a register connected to the multiplier macro ouput. Pushing register(s) into the multiplier macro.Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Multipliers : 32 16x16-bit registered multiplier : 32# Adders/Subtractors : 134 16-bit adder : 72 32-bit adder : 54 32-bit subtractor : 8# Registers : 131 1-bit register : 33 16-bit register : 64 32-bit register : 34# Xors : 32 1-bit xor2 : 32==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <boshuxc> ...Optimizing unit <complexmul> ...Optimizing unit <mult> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Register <mu1/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu1/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu1/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu2/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu3/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu8/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu4/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu5/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u4/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u2/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u3/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu6/u1/rdy> equivalent to <mu1/u4/rdy> has been removedRegister <mu7/u4/rdy> equivalent to <mu1/u4/rdy> has been removedFound area constraint ratio of 100 (+ 5) on block boshuxc, actual ratio is 92.
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -