?? uart.tan.rpt
字號:
Classic Timing Analyzer report for uart
Thu May 07 23:21:58 2009
Quartus II Version 7.2 Build 151 09/26/2007 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk'
6. tsu
7. tco
8. tpd
9. th
10. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------------------+-----------------------------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------------------+-----------------------------------------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 11.622 ns ; addr[5] ; uart:U_2|rUBRR[9] ; -- ; clk ; 0 ;
; Worst-case tco ; N/A ; None ; 19.786 ns ; ebi:U_1|rAddrL[2] ; ad[3] ; ale ; -- ; 0 ;
; Worst-case tpd ; N/A ; None ; 16.978 ns ; addr[5] ; ad[0] ; -- ; -- ; 0 ;
; Worst-case th ; N/A ; None ; -0.746 ns ; rst_n ; uart:U_2|rTxDoneClr ; -- ; clk ; 0 ;
; Clock Setup: 'clk' ; N/A ; None ; 163.05 MHz ( period = 6.133 ns ) ; uart:U_2|txd:U_transmitter|rTxBitCnt[1] ; uart:U_2|txd:U_transmitter|rTxDatSft[6] ; clk ; clk ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------------------+-----------------------------------------+------------+----------+--------------+
+---------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -