亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart.mpf

?? 全面模仿AVR的UART功能
?? MPF
?? 第 1 頁 / 共 3 頁
字號:
; The default is 1.
; WLFCollapseMode = 0

; Turn on/off undebuggable SystemC type warnings. Default is on.
; ShowUndebuggableScTypeWarning = 0

; Turn on/off unassociated SystemC name warnings. Default is off.
; ShowUnassociatedScNameWarning = 1

; Set SystemC default time unit.
; Set to fs, ps, ns, us, ms, or sec with optional 
; prefix of 1, 10, or 100.  The default is 1 ns.
; The ScTimeUnit value is honored if it is coarser than Resolution.
; If ScTimeUnit is finer than Resolution, it is set to the value
; of Resolution. For example, if Resolution is 100ps and ScTimeUnit is ns,
; then the default time unit will be 1 ns.  However if Resolution 
; is 10 ns and ScTimeUnit is ns, then the default time unit will be 10 ns.
ScTimeUnit = ns

; Set the SCV relationship name that will be used to identify phase
; relations.  If the name given to a transactor relation matches this
; name, the transactions involved will be treated as phase transactions
ScvPhaseRelationName = mti_phase


; Do not exit when executing sc_stop().
; If this is enabled, the control will be returned to the user before exiting
; the simulation. This can make some cleanup tasks easier before kernel exits.
; The default is off.
; NoExitOnScStop = 1

; Run simulator in assertion debug mode. Default is off.
; AssertionDebug = 1

; Turn on/off PSL/SVA concurrent assertion pass enable. Default is on.
; AssertionPassEnable = 0 

; Turn on/off PSL/SVA concurrent assertion fail enable. Default is on.
; AssertionFailEnable = 0

; Set PSL/SVA concurrent assertion pass limit. Default is -1.
; Any positive integer, -1 for infinity.
; AssertionPassLimit = 1

; Set PSL/SVA concurrent assertion fail limit. Default is -1.
; Any positive integer, -1 for infinity.
; AssertionFailLimit = 1

; Turn on/off PSL concurrent assertion pass log. Default is off.
; The flag does not affect SVA
; AssertionPassLog = 1

; Turn on/off PSL concurrent assertion fail log. Default is on.
; The flag does not affect SVA
; AssertionFailLog = 0

; Set action type for PSL/SVA concurrent assertion fail action. Default is continue.
; 0 = Continue  1 = Break  2 = Exit
; AssertionFailAction = 1

; Turn on/off code coverage
; CodeCoverage = 0

; Count all code coverage condition and expression truth table rows that match.
; CoverCountAll = 1

; Turn on/off all PSL/SVA cover directive enables.  Default is on.
; CoverEnable = 0

; Turn on/off PSL/SVA cover log.  Default is off.
; CoverLog = 1

; Set "at_least" value for all PSL/SVA cover directives.  Default is 1.
; CoverAtLeast = 2

; Set "limit" value for all PSL/SVA cover directives.  Default is -1.
; Any positive integer, -1 for infinity.
; CoverLimit = 1

; Specify the coverage database filename.  Default is "" (i.e. database is NOT automatically saved on close). 
; UCDBFilename = vsim.ucdb

; Set weight for all PSL/SVA cover directives.  Default is 1.
; CoverWeight = 2

; Check vsim plusargs.  Default is 0 (off).
; 0 = Don't check plusargs
; 1 = Warning on unrecognized plusarg
; 2 = Error and exit on unrecognized plusarg
; CheckPlusargs = 1

; Load the specified shared objects with the RTLD_GLOBAL flag.
; This gives global visibility to all symbols in the shared objects,
; meaning that subsequently loaded shared objects can bind to symbols
; in the global shared objects.  The list of shared objects should
; be whitespace delimited.  This option is not supported on the
; Windows or AIX platforms.
; GlobalSharedObjectList = example1.so example2.so example3.so

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VsimZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VsimZeroInOptions = ""

; Initial seed for the Random Number Generator (RNG) of the root thread (SystemVerilog).
; Sv_Seed = 0

; Maximum size of dynamic arrays that are resized during randomize().
; The default is 1000. A value of 0 indicates no limit.
; SolveArrayResizeMax = 1000

; Error message severity when randomize() failure is detected (SystemVerilog).
; The default is 0 (no error).
; 0 = No error  1 = Warning  2 = Error  3 = Failure  4 = Fatal
; SolveFailSeverity = 0

; Enable/disable debug information for randomize() failures (SystemVerilog).
; The default is 0 (disabled). Set to 1 to enable.
; SolveFailDebug = 0

; When SolveFailDebug is enabled, this value specifies the maximum number of
; constraint subsets that will be tested for conflicts.
; The default is 0 (no limit).
; SolveFailDebugLimit = 0

; When SolveFailDebug is eanbled, this value specifies the maximum size of
; constraint subsets that will be tested for conflicts.
; The default value is 0 (no limit).
; SolveFailDebugMaxSet = 0

; Specify random sequence compatiblity with a prior letter release. This 
; option is used to get the same random sequences during simulation as
; as a prior letter release. Only prior letter releases (of the current
; number release) are allowed.
; Note: To achieve the same random sequences, solver optimizations and/or
; bug fixes introduced since the specified release may be disabled - 
; yielding the performance / behavior of the prior release.
; Default value set to "" (random compatibility not required).
; SolveRev = ""

; Environment variable expansion of command line arguments has been depricated 
; in favor shell level expansion.  Universal environment variable expansion 
; inside -f files is support and continued support for MGC Location Maps provide
; alternative methods for handling flexible pathnames.
; The following line may be uncommented and the value set to 1 to re-enable this 
; deprecated behavior.  The default value is 0.
; DeprecatedEnvironmentVariableExpansion = 0

; Retroactive Recording uses a limited number of private data channels in the WLF
; file.  Too many channels degrade WLF performance.  If the limit is reached, 
; simulation ends with a fatal error.  You may change this limit as needed, but be
; aware of the implications of too many channels.  The value must be an integer
; greater than or equal to zero, where zero disables all retroactive recording.
; RetroChannelLimit = 20

; Options to give vopt when code coverage is turned on.
; Default is "+acc=lprnb -opt=-merge -opt=-suppressAlways"
; VoptCoverageOptions = +acc=lprnb -opt=-merge -opt=-suppressAlways

[lmc]
; The simulator's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; The simulator's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; The simulator's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; The simulator's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
;  Logic Modeling's hardware modeler SFI software (Linux)
; libsfi = <sfi_dir>/lib/linux/libsfi.so

[msg_system]
; Change a message severity or suppress a message.
; The format is: <msg directive> = <msg number>[,<msg number>...]
; Examples:
;   note = 3009
;   warning = 3033
;   error = 3010,3016
;   fatal = 3016,3033
;   suppress = 3009,3016,3043
; The command verror <msg number> can be used to get the complete
; description of a message.

; Control transcripting of elaboration/runtime messages.
; The default is to have messages appear in the transcript and 
; recorded in the wlf file (messages that are recorded in the
; wlf file can be viewed in the MsgViewer).  The other settings
; are to send messages only to the transcript or only to the 
; wlf file.  The valid values are
;    both  {default}
;    tran  {transcript only}
;    wlf   {wlf file only}
; msgmode = both
[Project]
Project_Version = 6
Project_DefaultLib = work
Project_SortMethod = unused
Project_Files_Count = 7
Project_File_0 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/rxd.v
Project_File_P_0 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1241706768 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 4 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_1 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/top.v
Project_File_P_1 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1241708620 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 5 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_2 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/divider.v
Project_File_P_2 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1237903858 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 2 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_3 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/txd.v
Project_File_P_3 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238093268 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 6 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_4 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/ebi.v
Project_File_P_4 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238079316 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 3 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_5 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/uart.v
Project_File_P_5 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238166984 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 1 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_6 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/testbench/top_tb.v
Project_File_P_6 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 last_compile 1238176458 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_hazard 0 vlog_showsource 0 ood 0 vlog_0InOptions {} vlog_options {} compile_to work vlog_upper 0 compile_order 0 dont_compile 0 cover_expr 0 cover_stmt 0
Project_Sim_Count = 0
Project_Folder_Count = 0
Echo_Compile_Output = 0
Save_Compile_Report = 1
Project_Opt_Count = 0
ForceSoftPaths = 0
ReOpenSourceFiles = 1
VERILOG_DoubleClick = Edit
VERILOG_CustomDoubleClick = 
VHDL_DoubleClick = Edit
VHDL_CustomDoubleClick = 
PSL_DoubleClick = Edit
PSL_CustomDoubleClick = 
TEXT_DoubleClick = Edit
TEXT_CustomDoubleClick = 
SYSTEMC_DoubleClick = Edit
SYSTEMC_CustomDoubleClick = 
TCL_DoubleClick = Edit
TCL_CustomDoubleClick = 
MACRO_DoubleClick = Edit
MACRO_CustomDoubleClick = 
VCD_DoubleClick = Edit
VCD_CustomDoubleClick = 
SDF_DoubleClick = Edit
SDF_CustomDoubleClick = 
XML_DoubleClick = Edit
XML_CustomDoubleClick = 
LOGFILE_DoubleClick = Edit
LOGFILE_CustomDoubleClick = 
EditorState = {tabbed horizontal 1} {F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/top.v 0 1} {F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/testbench/top_tb.v 0 0}
Project_Major_Version = 6
Project_Minor_Version = 2

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产主播一区二区| 国产喷白浆一区二区三区| 久久综合九色综合欧美亚洲| 国产精品久久毛片| 裸体歌舞表演一区二区| 99国产精品久| 2022国产精品视频| 午夜精品久久久久久久99樱桃| 懂色av一区二区三区免费观看| 欧美日韩在线播放三区| 亚洲欧美日韩在线| 成人黄色电影在线| 久久免费电影网| 国产专区欧美精品| 欧美变态tickling挠脚心| 五月天亚洲婷婷| 色婷婷精品大在线视频| 国产精品久久久久aaaa樱花 | 日韩一二在线观看| 亚洲一区二区影院| 色老汉一区二区三区| 中文字幕乱码久久午夜不卡| 国产老妇另类xxxxx| 久久综合给合久久狠狠狠97色69| 欧美aaaaaa午夜精品| 91麻豆精品国产91久久久久| 亚洲成人免费在线观看| 欧美网站一区二区| 亚洲二区在线观看| 欧美精品国产精品| 天堂va蜜桃一区二区三区漫画版| 欧美优质美女网站| 亚洲午夜成aⅴ人片| 欧美日韩一区二区在线视频| 国产一区二区三区高清播放| 99国产精品视频免费观看| 欧美国产精品v| 成人一级片网址| 国产精品人成在线观看免费 | 91精品综合久久久久久| 婷婷综合五月天| 欧美一级欧美一级在线播放| 蓝色福利精品导航| 久久精品夜色噜噜亚洲a∨| 国产成人无遮挡在线视频| 国产精品久久久久影视| 色哟哟一区二区三区| 天天综合网天天综合色 | 欧美性一二三区| 日本欧美韩国一区三区| 久久综合狠狠综合久久综合88| 国产成人精品影院| 一区二区三区四区不卡在线| 欧美高清精品3d| 韩国女主播一区| 国产精品国产精品国产专区不蜜 | 一区二区三区日本| 91精品国产综合久久久久久久久久| 精品亚洲成a人在线观看| 国产日韩v精品一区二区| 91免费在线播放| 麻豆精品视频在线观看| 综合色中文字幕| 国产精品免费aⅴ片在线观看| 在线免费视频一区二区| 另类小说一区二区三区| 欧美一级片在线观看| 成人av资源网站| 亚洲国产欧美另类丝袜| 久久综合九色综合97婷婷女人 | 蓝色福利精品导航| 日韩一区在线看| 欧美一区二区久久| 91蜜桃视频在线| 国产高清亚洲一区| 午夜成人在线视频| 亚洲欧美在线视频| 337p日本欧洲亚洲大胆色噜噜| 91在线视频播放地址| 国产一区二区久久| 亚洲电影你懂得| 一区在线中文字幕| 久久亚洲一区二区三区四区| 欧美日韩国产一级| 99re热这里只有精品免费视频 | 国产精品毛片久久久久久| 91精品国产综合久久香蕉麻豆| 99re成人在线| 国产福利精品一区二区| 免费不卡在线视频| 午夜精品福利在线| 亚洲猫色日本管| 国产精品久久毛片a| 久久午夜国产精品| 欧美一级久久久| 欧美日韩国产电影| 91传媒视频在线播放| 99精品久久只有精品| www.激情成人| 岛国精品在线播放| 国产成人av网站| 国内精品第一页| 精品亚洲porn| 久久99精品国产91久久来源| 五月天中文字幕一区二区| 亚洲一区二区三区在线看| 夜夜操天天操亚洲| 一级做a爱片久久| 一区2区3区在线看| 亚洲色图欧美在线| 国内精品久久久久影院一蜜桃| 亚洲一区影音先锋| 日韩伦理电影网| 国产精品你懂的在线欣赏| 国产人妖乱国产精品人妖| 久久这里都是精品| 久久久久久久久久看片| 久久一区二区三区国产精品| 久久综合网色—综合色88| 久久婷婷国产综合精品青草| 国产免费久久精品| 美脚の诱脚舐め脚责91| 日本91福利区| 国产毛片精品视频| 成人美女在线视频| 91一区一区三区| 欧美三级日韩三级国产三级| 666欧美在线视频| 精品国产一区二区国模嫣然| 久久蜜臀中文字幕| 成人欧美一区二区三区白人| 一区二区三区成人| 日本伊人午夜精品| 国产在线看一区| 日韩三级视频在线看| 高清国产一区二区三区| 狠狠色丁香九九婷婷综合五月| 麻豆freexxxx性91精品| 国产91在线观看| 91亚洲精品乱码久久久久久蜜桃| 色一情一伦一子一伦一区| 欧美日韩你懂得| 久久美女艺术照精彩视频福利播放| 国产精品久久久久影院| 婷婷综合另类小说色区| 国产成人免费在线视频| 日本高清不卡一区| 久久在线观看免费| 国产成人免费视频网站高清观看视频| 97成人超碰视| 欧美精品一区二区不卡| 亚洲精品免费播放| 激情综合网最新| 欧美亚洲禁片免费| 国产欧美日韩激情| 日本午夜精品一区二区三区电影| 国产精品一色哟哟哟| 成av人片一区二区| 欧美视频中文字幕| 久久精品这里都是精品| 午夜一区二区三区在线观看| 国产精品99久久久久久久女警 | 蜜臀av国产精品久久久久| jlzzjlzz欧美大全| 欧美成人女星排行榜| 亚洲免费观看高清完整版在线观看| 日本va欧美va精品| 色欧美日韩亚洲| 亚洲国产精品精华液2区45| 日本亚洲欧美天堂免费| 成人av电影在线网| 久久久亚洲欧洲日产国码αv| 午夜精品久久久久久| 91国偷自产一区二区三区成为亚洲经典| 欧美变态tickling挠脚心| 婷婷中文字幕综合| 91国产丝袜在线播放| 国产精品毛片无遮挡高清| 国产揄拍国内精品对白| 欧美色倩网站大全免费| 欧美mv和日韩mv国产网站| 亚洲免费视频成人| 懂色av噜噜一区二区三区av| 欧美一区二区三区不卡| 亚洲综合精品自拍| 色综合久久九月婷婷色综合| 精品成人一区二区| 青娱乐精品视频| 欧美高清hd18日本| 亚洲1区2区3区视频| 在线观看视频91| 一区二区三区色| 欧美主播一区二区三区| 亚洲最色的网站| 欧美性大战久久| 亚洲成人777| 5566中文字幕一区二区电影| 午夜亚洲国产au精品一区二区 | 色综合色狠狠天天综合色| 国产精品国产三级国产aⅴ中文|