亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? arm jtag說明
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产综合久久精品| 91尤物视频在线观看| 色噜噜狠狠成人网p站| 精品久久国产字幕高潮| 一区二区三区四区高清精品免费观看| 理论片日本一区| 在线视频亚洲一区| 国产精品午夜电影| 麻豆精品精品国产自在97香蕉| 色婷婷av一区二区三区软件| 国产女主播视频一区二区| 美女脱光内衣内裤视频久久网站| 91国偷自产一区二区三区成为亚洲经典 | 26uuu国产日韩综合| 午夜精品国产更新| 93久久精品日日躁夜夜躁欧美| 2021中文字幕一区亚洲| 午夜视频在线观看一区| 91在线码无精品| 国产欧美视频在线观看| 蜜臀a∨国产成人精品| 欧美日韩国产电影| 亚洲最色的网站| 91原创在线视频| 中文字幕亚洲精品在线观看| 国产剧情av麻豆香蕉精品| 91精品欧美一区二区三区综合在 | 亚洲一区二区在线视频| 99久久亚洲一区二区三区青草| 久久久久久久电影| 麻豆91在线看| 日韩欧美高清dvd碟片| 免费av成人在线| 91精品国产色综合久久不卡蜜臀| 午夜精品久久久久久久99樱桃| 在线亚洲一区二区| 玉足女爽爽91| 在线观看欧美精品| 最新不卡av在线| 色综合天天狠狠| 一区二区三区美女视频| 色8久久人人97超碰香蕉987| 亚洲精品日日夜夜| 91久久精品一区二区三| 亚洲一区二区三区小说| 欧美日韩国产另类不卡| 亚洲va欧美va天堂v国产综合| 欧美日韩一区二区三区四区五区| 亚洲最新视频在线播放| 欧美精品1区2区| 青青草原综合久久大伊人精品| 91精品国产日韩91久久久久久| 日韩高清一区在线| 欧美电影精品一区二区| 国产精品18久久久久久久久| 日本一区二区三区四区| 99re视频精品| 亚洲一级不卡视频| 678五月天丁香亚洲综合网| 久88久久88久久久| 国产亚洲欧美在线| 99久久免费国产| 亚洲午夜免费视频| 日韩一区二区三免费高清| 裸体一区二区三区| 国产日本亚洲高清| 91色porny在线视频| 亚洲午夜精品网| 日韩免费电影网站| 国产999精品久久久久久绿帽| 综合久久久久综合| 在线91免费看| 国产精品中文字幕一区二区三区| 国产精品久久久久久久午夜片| 一本色道亚洲精品aⅴ| 午夜成人免费视频| 国产亚洲精品中文字幕| 色婷婷国产精品综合在线观看| 日本三级亚洲精品| 日本一区二区三区高清不卡 | 国产成人综合网| 亚洲色图在线看| 91精品国产色综合久久不卡电影 | 日韩不卡一二三区| 久久久不卡影院| 色欧美88888久久久久久影院| 日韩精品一级二级| 欧美极品美女视频| 欧美男人的天堂一二区| 国产伦精品一区二区三区免费| 亚洲激情自拍偷拍| 欧美大黄免费观看| 91免费国产在线观看| 人禽交欧美网站| 综合婷婷亚洲小说| 精品日韩一区二区| 色综合久久天天| 久久69国产一区二区蜜臀 | 日韩美女视频在线| 91在线云播放| 国内不卡的二区三区中文字幕| 亚洲欧美影音先锋| 欧美成人伊人久久综合网| 97久久超碰国产精品电影| 美女视频黄 久久| 亚洲色图20p| 久久久99精品免费观看不卡| 欧美日韩亚洲综合一区二区三区| 国产盗摄视频一区二区三区| 午夜日韩在线电影| 国产精品久久精品日日| 日韩欧美www| 欧美日韩精品二区第二页| 波多野结衣中文一区| 蜜臀av在线播放一区二区三区| 亚洲欧洲中文日韩久久av乱码| 精品国产sm最大网站免费看| 欧美三级三级三级爽爽爽| 成人的网站免费观看| 久久精品国产99国产| 亚洲大片精品永久免费| 中文字幕亚洲区| 国产欧美1区2区3区| 欧美v国产在线一区二区三区| 欧美欧美午夜aⅴ在线观看| 91视频免费播放| 成人激情开心网| 国产美女在线观看一区| 免费在线观看不卡| 亚洲风情在线资源站| 亚洲乱码国产乱码精品精的特点| 国产午夜精品久久| 欧美mv日韩mv| 91精品国产麻豆| 欧美狂野另类xxxxoooo| 色视频欧美一区二区三区| proumb性欧美在线观看| 国产成人精品亚洲777人妖| 久久福利视频一区二区| 免费不卡在线视频| 日韩电影在线观看一区| 午夜精品免费在线观看| 午夜欧美大尺度福利影院在线看| 一区二区三区在线影院| 亚洲日本在线视频观看| 成人免费一区二区三区视频| 国产精品久久久久婷婷| 中文文精品字幕一区二区| 国产日韩欧美电影| 久久久久久久一区| 久久久精品黄色| 欧美精彩视频一区二区三区| 国产偷v国产偷v亚洲高清| 国产三级欧美三级日产三级99 | 日韩一级高清毛片| 欧美精品xxxxbbbb| 91.xcao| 欧美一区二区不卡视频| 日韩欧美国产精品| 337p日本欧洲亚洲大胆精品| 久久精品日产第一区二区三区高清版| 精品国产一区二区三区av性色| 欧美mv日韩mv国产| 久久久亚洲精品石原莉奈| 久久久欧美精品sm网站| 国产欧美日韩精品a在线观看| 国产色产综合色产在线视频 | 91麻豆精品国产91久久久久久| 51精品久久久久久久蜜臀| 日韩三级av在线播放| 欧美成人一区二区三区在线观看| 久久综合资源网| 亚洲国产精品99久久久久久久久 | 日韩三级在线观看| 精品国产精品一区二区夜夜嗨| 久久久久久一二三区| 国产精品久久久久久久岛一牛影视 | 制服丝袜激情欧洲亚洲| 精品日韩一区二区三区| 欧美国产禁国产网站cc| 亚洲精品成a人| 三级影片在线观看欧美日韩一区二区| 美国欧美日韩国产在线播放| 国产传媒久久文化传媒| 97国产一区二区| 欧美片在线播放| 久久免费偷拍视频| 亚洲黄一区二区三区| 日韩电影在线一区| 国产91精品一区二区麻豆亚洲| 色综合久久中文综合久久牛| 7777女厕盗摄久久久| 久久精品亚洲精品国产欧美kt∨| 国产精品久久久久久久久晋中| 亚洲国产另类精品专区| 国产毛片精品一区| 91看片淫黄大片一级在线观看| 在线综合亚洲欧美在线视频| 久久久久国产成人精品亚洲午夜| 一区二区三区四区精品在线视频|