亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? arm jtag說明
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
夜夜嗨av一区二区三区网页| 亚洲国产乱码最新视频| 国产精品国产三级国产普通话三级 | 在线亚洲一区二区| 日韩欧美国产1| 午夜不卡在线视频| 成人av电影在线播放| 久久综合久久综合亚洲| 亚洲最大色网站| 懂色一区二区三区免费观看| 日韩欧美一区二区视频| 亚洲国产另类av| www.爱久久.com| 国产午夜亚洲精品理论片色戒| 五月激情六月综合| 99这里只有精品| 国产欧美日韩在线看| 蜜臀av一区二区三区| 欧美日韩黄色一区二区| 综合激情成人伊人| 成人黄色av电影| 久久久精品影视| 国产美女一区二区三区| 精品免费日韩av| 日韩1区2区日韩1区2区| 欧美性猛片aaaaaaa做受| 亚洲青青青在线视频| 懂色av一区二区夜夜嗨| 国产日韩高清在线| 国产精品66部| 久久在线免费观看| 国产一区视频导航| 国产三级一区二区三区| 国产成人精品亚洲日本在线桃色| 精品国产乱码久久久久久久久| 欧美a一区二区| 日韩欧美中文一区| 久久69国产一区二区蜜臀| 日韩欧美国产系列| 韩国女主播一区| 精品久久人人做人人爽| 国产专区欧美精品| 日本一区二区成人| 91色九色蝌蚪| 一区二区三区**美女毛片| 欧美日韩激情在线| 免费美女久久99| 久久精品亚洲精品国产欧美kt∨| 国产精品一区二区在线观看不卡| 中文一区在线播放| 91麻豆国产自产在线观看| 亚洲制服丝袜av| 日韩一区二区三区视频| 久久国产精品99久久久久久老狼| 精品美女在线播放| 国产精品一色哟哟哟| 国产精品理论片在线观看| 色综合久久久久综合体| 亚洲成人综合在线| 精品欧美一区二区久久| av一区二区久久| 亚洲一区在线观看免费| 欧美电视剧在线看免费| 粉嫩一区二区三区在线看| 一区二区三区国产精华| 日韩精品一区二区三区中文精品| 国产成a人亚洲| 亚洲综合一区二区三区| 精品日韩一区二区三区| 91麻豆免费观看| 久久91精品国产91久久小草| 亚洲柠檬福利资源导航| 欧美xxxxxxxx| 日本高清成人免费播放| 国产在线播放一区三区四| 一区二区三区产品免费精品久久75| 日韩精品一区二区三区在线观看| 成人开心网精品视频| 婷婷夜色潮精品综合在线| 国产欧美精品一区二区三区四区 | 色乱码一区二区三区88| 午夜成人免费电影| 久久综合久久综合亚洲| 欧洲在线/亚洲| 国产成人免费视频网站高清观看视频 | 日韩欧美国产1| 91国产免费观看| 国产91在线观看| 男人操女人的视频在线观看欧美| 中文字幕一区二区三区四区不卡 | 亚洲电影一区二区| 国产精品欧美一区喷水| 欧美一区二区视频在线观看2020 | 中文字幕一区二区三区视频| 日韩精品一区二区三区在线播放 | 亚洲女人小视频在线观看| 久久综合中文字幕| 91麻豆精品国产综合久久久久久| 9i在线看片成人免费| 国产激情偷乱视频一区二区三区| 视频一区二区三区中文字幕| 最新欧美精品一区二区三区| 国产亚洲婷婷免费| 日韩欧美久久一区| 日韩一级视频免费观看在线| 欧美三级韩国三级日本三斤| 99视频有精品| a级精品国产片在线观看| 精品制服美女久久| 裸体健美xxxx欧美裸体表演| 五月天亚洲精品| 亚洲成人自拍一区| 亚洲国产综合在线| 亚洲一区二区av在线| 一区二区成人在线观看| 亚洲中国最大av网站| 亚洲一区中文在线| 亚洲777理论| 丝袜国产日韩另类美女| 日韩综合一区二区| 丝袜亚洲另类欧美| 美女国产一区二区| 激情六月婷婷综合| 国产综合色视频| 成人蜜臀av电影| 色999日韩国产欧美一区二区| 99久久精品国产观看| 99国产一区二区三精品乱码| 91在线云播放| 精品婷婷伊人一区三区三| 欧美精品一二三| 日韩欧美国产一区二区三区| 久久亚洲影视婷婷| 中文字幕精品三区| 亚洲三级在线免费| 午夜久久福利影院| 麻豆精品视频在线观看| 国产一区二区三区综合| 99视频热这里只有精品免费| 在线观看国产一区二区| 91精品国产综合久久福利| 久久亚洲欧美国产精品乐播| 最新国产成人在线观看| 亚洲最大的成人av| 久久国产精品99久久久久久老狼| 粉嫩高潮美女一区二区三区 | 亚洲午夜一区二区三区| 日韩成人一区二区三区在线观看| 国产麻豆精品在线| 在线视频欧美精品| 日韩欧美黄色影院| 最新国产精品久久精品| 青青草97国产精品免费观看 | 九色|91porny| 91免费观看在线| 91麻豆精品国产自产在线| 欧美国产精品久久| 午夜精品影院在线观看| 国产.欧美.日韩| 欧美日韩国产天堂| 国产精品嫩草影院av蜜臀| 日本成人在线网站| 成人午夜电影网站| 欧美日韩国产高清一区二区三区| 久久久久久免费网| 亚瑟在线精品视频| 成人精品视频.| 日韩精品一区在线观看| 亚洲一区在线观看视频| 国产成人精品网址| 日韩美一区二区三区| 亚洲国产精品久久一线不卡| 国产成人免费视| 欧美一级黄色片| 亚洲第一搞黄网站| 91视频www| 国产精品久久久久久久久果冻传媒| 日本成人在线不卡视频| 色欧美片视频在线观看| 国产亚洲欧洲一区高清在线观看| 亚洲国产一区二区三区青草影视| 高清视频一区二区| 欧美成人性战久久| 午夜电影一区二区| 欧美日韩视频在线第一区| 亚洲欧洲日韩在线| 国产91露脸合集magnet| 国产婷婷一区二区| 精品亚洲免费视频| 日韩小视频在线观看专区| 日韩一区精品视频| 欧美日韩一级视频| 亚洲一区二区偷拍精品| 色综合网色综合| 午夜精品成人在线视频| 99国产精品国产精品毛片| 国产日本一区二区| 国产精品99久久久久久久女警| 欧美成人vr18sexvr| 美腿丝袜一区二区三区|