亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? arm jtag說明
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91香蕉视频mp4| 寂寞少妇一区二区三区| 欧美成人福利视频| 欧美国产国产综合| 精品午夜一区二区三区在线观看| 91精品国产综合久久精品app| 亚洲免费观看视频| 欧美日韩在线电影| 国产资源在线一区| 亚洲va欧美va人人爽午夜| 中文字幕一区二区不卡| 久久99精品久久只有精品| 精品国产伦理网| 成人性视频免费网站| 一区二区三区欧美亚洲| 欧美精品在线观看播放| 欧美aaaaa成人免费观看视频| 国产日本欧美一区二区| 欧美日韩一区小说| 国产日韩亚洲欧美综合| 亚洲精品国产视频| 制服丝袜一区二区三区| 成人在线综合网| 亚洲国产精品久久不卡毛片| 日韩视频免费观看高清完整版在线观看| 国产精品资源网| 日韩高清欧美激情| 久久国产精品无码网站| 91极品美女在线| 国产精一区二区三区| 亚洲成人资源网| 亚洲毛片av在线| 中文字幕高清不卡| wwww国产精品欧美| 久久伊99综合婷婷久久伊| 欧美亚洲国产一区二区三区 | 天堂精品中文字幕在线| 国产欧美精品国产国产专区| 51精品国自产在线| 欧美浪妇xxxx高跟鞋交| 91.麻豆视频| 国产精品午夜春色av| 高清不卡在线观看av| 狠狠色丁香久久婷婷综| 天堂午夜影视日韩欧美一区二区| 一区二区不卡在线播放| 亚洲精品欧美在线| 亚洲国产精品久久久男人的天堂 | 中文字幕亚洲电影| av一区二区久久| 成人精品视频一区二区三区尤物| 美女国产一区二区三区| 久久99精品久久只有精品| 人禽交欧美网站| 国产精品综合网| va亚洲va日韩不卡在线观看| 久久品道一品道久久精品| 美女尤物国产一区| 午夜精品久久久久久| 中文字幕一区视频| 欧美日韩成人在线| 欧美男男青年gay1069videost | 日本一区二区动态图| 国产一区视频在线看| 91小视频在线| 裸体一区二区三区| 麻豆精品在线播放| 国产99久久久国产精品免费看| 国产乱码精品一区二区三区五月婷 | 欧美日韩一区成人| 日韩精品一区二区三区swag| 精品国产免费视频| 亚洲日本青草视频在线怡红院| 欧美视频一二三区| 国产传媒日韩欧美成人| 91麻豆精品国产自产在线 | 欧美日韩国产在线播放网站| 日本高清成人免费播放| 久久日韩粉嫩一区二区三区 | 欧美国产精品劲爆| 国产成人精品一区二区三区四区 | 久国产精品韩国三级视频| 欧美日韩一二区| 亚洲欧美一区二区三区孕妇| 成人激情文学综合网| 久久综合色之久久综合| 美女看a上一区| 精品国产乱码久久久久久牛牛| 亚洲一区二区三区四区在线观看 | 久久精品人人爽人人爽| 亚洲国产综合视频在线观看| 欧美日韩一区三区四区| 天天av天天翘天天综合网色鬼国产| 91蝌蚪porny| 一区二区三区色| 欧美日韩一区高清| 老司机一区二区| 粉嫩av一区二区三区粉嫩| 亚洲丝袜精品丝袜在线| 91精品1区2区| 青草av.久久免费一区| 欧美精品高清视频| 国产精品一区二区免费不卡| 91精品国产一区二区三区香蕉| 五月天欧美精品| 日韩三级.com| 日韩二区在线观看| 夜夜揉揉日日人人青青一国产精品| 美女久久久精品| 欧美日韩一区二区在线观看视频 | 欧洲视频一区二区| 精品免费99久久| 亚洲图片欧美色图| 91麻豆.com| 蜜桃av一区二区三区电影| 中文字幕在线观看不卡| 色视频欧美一区二区三区| 成人黄色免费短视频| 亚洲一区二区精品3399| 亚洲欧洲精品天堂一级| 久久色.com| 91超碰这里只有精品国产| 91丨九色丨尤物| 91在线精品一区二区| 国产精品网友自拍| 91国偷自产一区二区开放时间| 有坂深雪av一区二区精品| 欧美日韩一区二区三区四区五区| 日本亚洲最大的色成网站www| 精品日韩一区二区| 欧美性xxxxxx少妇| 麻豆极品一区二区三区| 怡红院av一区二区三区| 久久欧美一区二区| 欧美视频一区二区在线观看| 另类小说色综合网站| 国产精品久久久久久久久晋中| 欧美日韩国产精品成人| 成人综合婷婷国产精品久久 | 3d动漫精品啪啪一区二区竹菊| 国产高清成人在线| 青青草精品视频| 欧美激情综合网| 欧美美女bb生活片| 色呦呦一区二区三区| 成人av网站在线| 国产剧情一区二区三区| 天堂成人国产精品一区| 亚洲国产欧美在线人成| 国产精品久久久久影院| 精品国产1区二区| 欧美一卡二卡三卡| 欧美巨大另类极品videosbest| 色8久久人人97超碰香蕉987| 成人午夜伦理影院| 蜜桃久久久久久久| 捆绑紧缚一区二区三区视频| 亚洲美女免费在线| 日韩专区一卡二卡| 久久99精品国产麻豆不卡| 国产一区啦啦啦在线观看| 成人高清视频免费观看| 91美女视频网站| 欧美电影免费观看高清完整版在| 日本一区二区不卡视频| 一二三区精品视频| 国内精品伊人久久久久av一坑 | 亚洲伊人色欲综合网| 日本中文字幕一区| youjizz久久| 日韩午夜三级在线| 亚洲三级在线观看| 精品亚洲成av人在线观看| 99视频一区二区| 久久综合给合久久狠狠狠97色69| 国产精品久久久久久久浪潮网站| 三级影片在线观看欧美日韩一区二区| 亚洲香蕉伊在人在线观| 成人教育av在线| 欧美videos中文字幕| 丝袜亚洲另类丝袜在线| 波多野结衣亚洲| 久久久99精品免费观看| 日韩电影免费一区| 欧美日韩激情一区二区三区| 自拍偷拍欧美激情| kk眼镜猥琐国模调教系列一区二区 | 成人99免费视频| 日韩精品专区在线影院观看| 一区二区三区在线播放| 成人免费高清视频| 久久精品免视看| 国模一区二区三区白浆| 精品成人一区二区三区四区| 美女视频网站久久| 911精品国产一区二区在线| 午夜影视日本亚洲欧洲精品| 欧美男男青年gay1069videost| 久久天天做天天爱综合色| 日韩一区精品视频|