亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? fir_srg.acf

?? 《數字信號處理的FPGA實現》代碼
?? ACF
?? 第 1 頁 / 共 2 頁
字號:
--
--  Copyright (C) 1988-2002 Altera Corporation
--  Any megafunction design, and related net list (encrypted or decrypted),
--  support information, device programming or simulation file, and any other
--  associated documentation or information provided by Altera or a partner
--  under Altera's Megafunction Partnership Program may be used only to
--  program PLD devices (but not masked PLD devices) from Altera.  Any other
--  use of such megafunction design, net list, support information, device
--  programming or simulation file, or any other related documentation or
--  information is prohibited for any other purpose, including, but not
--  limited to modification, reverse engineering, de-compiling, or use with
--  any other silicon devices, unless such use is explicitly licensed under
--  a separate agreement with Altera or a megafunction partner.  Title to
--  the intellectual property, including patents, copyrights, trademarks,
--  trade secrets, or maskworks, embodied in any such megafunction design,
--  net list, support information, device programming or simulation file, or
--  any other related documentation or information provided by Altera or a
--  megafunction partner, remains with Altera, the megafunction partner, or
--  their respective licensors.  No other licenses, including any licenses
--  needed under any third party's intellectual property, are provided herein.
--
CHIP fir_srg
BEGIN
	DEVICE = EPF10K70RC240-4;
END;

DEFAULT_DEVICES
BEGIN
	AUTO_DEVICE = EPF10K70RC240-4;
	ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;

TIMING_POINT
BEGIN
	DEVICE_FOR_TIMING_SYNTHESIS = EPF10K70RC240-4;
	MAINTAIN_STABLE_SYNTHESIS = OFF;
	CUT_ALL_CLEAR_PRESET = ON;
	CUT_ALL_BIDIR = ON;
END;

IGNORED_ASSIGNMENTS
BEGIN
	IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
	FIT_IGNORE_TIMING = OFF;
	DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
	IGNORE_DEVICE_ASSIGNMENTS = OFF;
	IGNORE_LC_ASSIGNMENTS = OFF;
	IGNORE_PIN_ASSIGNMENTS = OFF;
	IGNORE_CHIP_ASSIGNMENTS = OFF;
	IGNORE_TIMING_ASSIGNMENTS = OFF;
	IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
	IGNORE_CLIQUE_ASSIGNMENTS = OFF;
END;

GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
	MAX7000B_ENABLE_VREFB = OFF;
	MAX7000B_ENABLE_VREFA = OFF;
	MAX7000B_VCCIO_IOBANK2 = 3.3V;
	MAX7000B_VCCIO_IOBANK1 = 3.3V;
	CONFIG_EPROM_PULLUP_RESISTOR = ON;
	CONFIG_EPROM_USER_CODE = FFFFFFFF;
	FLEX_CONFIGURATION_EPROM = AUTO;
	MAX7000AE_ENABLE_JTAG = ON;
	MAX7000AE_USER_CODE = FFFFFFFF;
	FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
	FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX6000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
	MULTIVOLT_IO = OFF;
	nCEO = UNRESERVED;
	MAX7000S_ENABLE_JTAG = ON;
	FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
	MAX7000S_USER_CODE = FFFF;
	CONFIG_SCHEME_10K = PASSIVE_SERIAL;
	FLEX10K_JTAG_USER_CODE = 7F;
	ENABLE_INIT_DONE_OUTPUT = OFF;
	ENABLE_CHIP_WIDE_OE = OFF;
	ENABLE_CHIP_WIDE_RESET = OFF;
	CLKUSR = UNRESERVED;
	ADD17 = UNRESERVED;
	ADD16 = UNRESERVED;
	ADD15 = UNRESERVED;
	ADD14 = UNRESERVED;
	ADD13 = UNRESERVED;
	ADD0_TO_ADD12 = UNRESERVED;
	SDOUT = RESERVED_DRIVES_OUT;
	RDCLK = UNRESERVED;
	RDYnBUSY = UNRESERVED;
	nWS_nRS_nCS_CS = UNRESERVED;
	DATA1_TO_DATA7 = UNRESERVED;
	DATA0 = RESERVED_TRI_STATED;
	FLEX8000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME = ACTIVE_SERIAL;
	DISABLE_TIME_OUT = OFF;
	ENABLE_DCLK_OUTPUT = OFF;
	RELEASE_CLEARS = OFF;
	AUTO_RESTART = OFF;
	USER_CLOCK = OFF;
	SECURITY_BIT = OFF;
	RESERVED_PINS_PERCENT = 0;
	RESERVED_LCELLS_PERCENT = 0;
END;

GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
	OPTIMIZE_FOR_SPEED = 10;
	STYLE = FAST;
	MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
	AUTO_IMPLEMENT_IN_EAB = OFF;
	AUTO_OPEN_DRAIN_PINS = ON;
	ONE_HOT_STATE_MACHINE_ENCODING = OFF;
	AUTO_REGISTER_PACKING = OFF;
	DEVICE_FAMILY = FLEX10K;
	AUTO_FAST_IO = ON;
	AUTO_GLOBAL_OE = ON;
	AUTO_GLOBAL_PRESET = ON;
	AUTO_GLOBAL_CLEAR = ON;
	AUTO_GLOBAL_CLOCK = ON;
	MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
END;

COMPILER_PROCESSING_CONFIGURATION
BEGIN
	USE_QUARTUS_FITTER = ON;
	PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
	FITTER_SETTINGS = NORMAL;
	SMART_RECOMPILE = OFF;
	GENERATE_AHDL_TDO_FILE = OFF;
	RPT_FILE_USER_ASSIGNMENTS = ON;
	RPT_FILE_LCELL_INTERCONNECT = ON;
	RPT_FILE_HIERARCHY = ON;
	RPT_FILE_EQUATIONS = ON;
	LINKED_SNF_EXTRACTOR = OFF;
	OPTIMIZE_TIMING_SNF = OFF;
	TIMING_SNF_EXTRACTOR = ON;
	FUNCTIONAL_SNF_EXTRACTOR = OFF;
	DESIGN_DOCTOR_RULES = EPLD;
	DESIGN_DOCTOR = OFF;
END;

COMPILER_INTERFACES_CONFIGURATION
BEGIN
	USE_ADT_PALACE_FOR_MAX = OFF;
	VHDL_FLATTEN_BUS = OFF;
	VERILOG_FLATTEN_BUS = OFF;
	EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
	VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
	EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
	EDIF_BUS_DELIMITERS = [];
	EDIF_FLATTEN_BUS = OFF;
	EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
	EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
	EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
	EDIF_OUTPUT_USE_EDC = OFF;
	EDIF_INPUT_USE_LMF2 = OFF;
	EDIF_INPUT_USE_LMF1 = OFF;
	EDIF_OUTPUT_GND = GND;
	EDIF_OUTPUT_VCC = VCC;
	EDIF_INPUT_GND = GND;
	EDIF_INPUT_VCC = VCC;
	EDIF_OUTPUT_EDC_FILE = *.edc;
	EDIF_INPUT_LMF2 = *.lmf;
	EDIF_INPUT_LMF1 = *.lmf;
	VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
	VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
	VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
	VHDL_WRITER_VERSION = VHDL87;
	VHDL_READER_VERSION = VHDL87;
	SYNOPSYS_MAPPING_EFFORT = MEDIUM;
	SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
	SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
	SYNOPSYS_DESIGNWARE = OFF;
	SYNOPSYS_COMPILER = DESIGN;
	USE_SYNOPSYS_SYNTHESIS = OFF;
	VHDL_NETLIST_WRITER = OFF;
	VERILOG_NETLIST_WRITER = OFF;
	XNF_GENERATE_AHDL_TDX_FILE = ON;
	XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
	XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
	EDIF_OUTPUT_VERSION = 200;
	EDIF_NETLIST_WRITER = OFF;
END;

CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
	MASTER_RESET = OFF;
	EXPANDER_NETWORKS = ON;
	RACE_CONDITIONS = ON;
	DELAY_CHAINS = ON;
	ASYNCHRONOUS_INPUTS = ON;
	PRESET_CLEAR_NETWORKS = ON;
	STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
	STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
	MULTI_CLOCK_NETWORKS = ON;
	MULTI_LEVEL_CLOCKS = ON;
	GATED_CLOCKS = ON;
	RIPPLE_CLOCKS = ON;
END;

SIMULATOR_CONFIGURATION
BEGIN
	BIDIR_PIN = STRONG;
	END_TIME = 1.0us;
	START_TIME = 0.0ns;
	GLITCH_TIME = 0.0ns;
	GLITCH = OFF;
	OSCILLATION_TIME = 0.0ns;
	OSCILLATION = OFF;
	CHECK_OUTPUTS = OFF;
	SETUP_HOLD = OFF;
	USE_DEVICE = OFF;
END;

TIMING_ANALYZER_CONFIGURATION
BEGIN
	CUT_OFF_RAM_REGISTERED_WE_PATHS = OFF;
	ANALYSIS_MODE = REGISTERED_PERFORMANCE;
	LIST_PATH_FREQUENCY = 10MHz;
	LIST_PATH_COUNT = 10;
	REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS;
	INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms;
	INCLUDE_PATHS_LESS_THAN = OFF;
	INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns;
	INCLUDE_PATHS_GREATER_THAN = OFF;
	DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS;
	CELL_WIDTH = 18;
	LIST_ONLY_LONGEST_PATH = ON;
	CUT_OFF_CLEAR_AND_PRESET_PATHS = ON;
	CUT_OFF_IO_PIN_FEEDBACK = ON;
	AUTO_RECALCULATE = OFF;
END;

OTHER_CONFIGURATION
BEGIN
	LAST_MAXPLUS2_VERSION = 10.2;
	EXPLICIT_FAMILY = 1;
	LOCAL_INTERCONNECT_PER_LAB_PERCENT = 100;
	FLEX_10K_52_COLUMNS = 40;
	DEFAULT_9K_EXP_PER_LCELL = 1/2;
	LCELLS_PER_ROW_PERCENT = 100;
	FAN_IN_PER_LCELL_PERCENT = 100;
	EXP_PER_LCELL_PERCENT = 100;
	ROW_PINS_PERCENT = 50;
	ORIGINAL_MAXPLUS2_VERSION = 7.21;
	COMPILER_DATA = "1,1,0,1,0,0,0,1,1,1,1,0,1,1,1";
END;

DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX5000
BEGIN
	REGISTER_OPTIMIZATION = ON;
	USE_LPM_FOR_AHDL_OPERATORS = OFF;
	RESYNTHESIZE_NETWORK = ON;
	MULTI_LEVEL_FACTORING = ON;
	SUBFACTOR_EXTRACTION = ON;
	REFACTORIZATION = ON;
	NOT_GATE_PUSH_BACK = ON;
	DUPLICATE_LOGIC_EXTRACTION = ON;
	REDUCE_LOGIC = ON;
	DECOMPOSE_GATES = ON;
	SOFT_BUFFER_INSERTION = ON;
	FAST_IO = OFF;
	IGNORE_SOFT_BUFFERS = OFF;
	PARALLEL_EXPANDERS = OFF;
	TURBO_BIT = OFF;
	XOR_SYNTHESIS = ON;
	SLOW_SLEW_RATE = OFF;
	MINIMIZATION = FULL;
	CARRY_CHAIN_LENGTH = -1;
	CARRY_CHAIN = IGNORE;
	CASCADE_CHAIN_LENGTH = -1;
	CASCADE_CHAIN = IGNORE;
END;

DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX7000
BEGIN
	REGISTER_OPTIMIZATION = ON;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产凹凸在线观看一区二区| 亚洲小少妇裸体bbw| 最新不卡av在线| 亚洲成人av在线电影| 美国三级日本三级久久99| 国产精品一区二区久激情瑜伽| av在线不卡电影| 欧美日本不卡视频| 久久精品无码一区二区三区| 亚洲人xxxx| 蜜臀va亚洲va欧美va天堂| 成人国产精品免费观看动漫| 欧美日韩亚洲另类| 精品日产卡一卡二卡麻豆| 国产精品久久久久久久第一福利 | 黄页网站大全一区二区| 99久久久无码国产精品| 91精品视频网| 中文字幕一区二区三区av| 天天综合网 天天综合色| 国产成人精品三级| 在线播放国产精品二区一二区四区| 久久久久久久久蜜桃| 亚洲大尺度视频在线观看| 国产在线看一区| 欧美性大战久久| 日本一区二区三区四区在线视频| 亚洲电影一区二区| 国产91精品一区二区| 91精品国产综合久久久久| ㊣最新国产の精品bt伙计久久| 毛片av中文字幕一区二区| 色狠狠色狠狠综合| 欧美激情一区二区三区全黄| 奇米色一区二区| 色婷婷av一区二区三区gif| 精品免费日韩av| 亚洲成人av资源| 91捆绑美女网站| 欧美国产精品久久| 久久99精品一区二区三区| 欧美日韩国产综合视频在线观看| 国产精品卡一卡二| 国产一区二区三区免费看| 欧美专区在线观看一区| 国产精品国产三级国产| 国产一区二区三区视频在线播放| 在线播放/欧美激情| 中文字幕制服丝袜一区二区三区 | 久久久综合九色合综国产精品| 天天av天天翘天天综合网| 99视频国产精品| 日本一区二区视频在线| 久久国内精品自在自线400部| 欧美日韩一区不卡| 亚洲日本在线看| 成人福利视频在线| 久久青草国产手机看片福利盒子 | 久久色在线观看| 男男视频亚洲欧美| 91精品国产91久久综合桃花| 亚洲一二三级电影| 91精品福利视频| 一区二区三区中文字幕| 99麻豆久久久国产精品免费 | 91麻豆高清视频| 中文字幕亚洲电影| 成人爽a毛片一区二区免费| 国产欧美日韩在线| 国产一区欧美二区| 久久美女高清视频| 国产成人精品亚洲日本在线桃色| 国产欧美一区视频| 国产suv一区二区三区88区| 久久蜜桃香蕉精品一区二区三区| 国产九九视频一区二区三区| 国产亚洲视频系列| 国产成人av电影免费在线观看| 欧美激情综合五月色丁香小说| 成人免费va视频| 国产精品国产三级国产| 一本色道久久综合亚洲91| 亚洲精选视频免费看| 91福利在线看| 亚洲成人动漫一区| 日韩一区二区免费视频| 理论片日本一区| 久久九九久久九九| www..com久久爱| 一区二区三区免费网站| 欧美主播一区二区三区美女| 日产欧产美韩系列久久99| 日韩欧美中文字幕制服| 国产麻豆精品久久一二三| 国产精品久久久久久久午夜片| 99久久国产综合精品色伊| 一区二区欧美精品| 欧美精品一二三四| 精品一区二区三区香蕉蜜桃 | 99精品视频在线观看免费| 亚洲综合色噜噜狠狠| 91精品国产综合久久小美女| 九九九精品视频| 中文字幕一区二区在线观看| 91豆麻精品91久久久久久| 日韩精品一二三| 久久亚区不卡日本| 色成人在线视频| 麻豆成人av在线| 国产精品久久久久久久午夜片 | 日韩制服丝袜av| 久久精品夜色噜噜亚洲a∨| 99精品视频在线播放观看| 香蕉久久夜色精品国产使用方法| 精品日韩成人av| 一本色道久久综合狠狠躁的推荐 | 亚洲精品一区二区三区香蕉| 99精品热视频| 麻豆精品久久精品色综合| 中文字幕在线观看一区| 9191国产精品| 国产成a人无v码亚洲福利| 午夜伊人狠狠久久| 久久久精品免费网站| 欧美性猛交xxxxxx富婆| 国产一区二区h| 亚洲一区二区偷拍精品| 久久在线观看免费| 精品视频一区三区九区| 国产精品资源在线| 午夜在线成人av| 亚洲欧洲av另类| 日韩欧美久久一区| 在线国产电影不卡| 豆国产96在线|亚洲| 日韩电影在线免费观看| 国产精品乱人伦| 精品久久久久久久一区二区蜜臀| 在线亚洲精品福利网址导航| 国产一区二区三区久久久| 亚洲v精品v日韩v欧美v专区 | 色www精品视频在线观看| 激情五月婷婷综合网| 亚洲国产日韩a在线播放性色| 亚洲国产精品精华液ab| 日韩网站在线看片你懂的| 在线一区二区三区四区五区| 国产成人在线看| 久久国产精品色| 亚洲高清免费视频| 国产精品国产三级国产普通话三级 | 精品电影一区二区| 欧美日韩一区高清| youjizz国产精品| 激情成人午夜视频| 日韩和的一区二区| 亚洲乱码国产乱码精品精小说| 国产欧美日韩综合| 久久一夜天堂av一区二区三区| 91精品国产91久久久久久最新毛片| 欧洲激情一区二区| 99v久久综合狠狠综合久久| 国产精品99久久久久久宅男| 久久av资源站| 日本网站在线观看一区二区三区 | 9191久久久久久久久久久| 色婷婷一区二区三区四区| 99久久精品国产麻豆演员表| 成人动漫在线一区| 成人永久看片免费视频天堂| 国产在线国偷精品产拍免费yy | 国产精品丝袜在线| 国产亚洲一二三区| 国产色综合久久| 久久综合久色欧美综合狠狠| 精品三级在线看| 精品日韩99亚洲| 精品国产髙清在线看国产毛片| 欧美一区二区女人| 欧美疯狂做受xxxx富婆| 精品视频在线看| 欧美老年两性高潮| 欧美色倩网站大全免费| 欧美蜜桃一区二区三区| 欧洲精品视频在线观看| 欧美视频一区二区三区| 欧美主播一区二区三区| 欧美日韩一区二区三区高清| 欧美老人xxxx18| 日韩欧美国产一区二区三区| 欧美tickling网站挠脚心| 精品福利一二区| 国产无人区一区二区三区| 亚洲国产成人在线| 亚洲日本在线视频观看| 亚洲福利电影网| 琪琪一区二区三区| 国产一区二区三区免费观看| 成人aa视频在线观看| 91成人网在线|