?? bitgen.xmsgs
字號:
<?xml version="1.0" encoding="UTF-8"?>
<!-- IMPORTANT: This is an internal file that has been generated
by the Xilinx ISE software. Any direct editing or
changes made to this file may result in unpredictable
behavior or data corruption. It is strongly advised that
users do not edit the contents of this file. -->
<messages>
<msg type="info" file="Bitgen" num="40" delta="unknown" >Replacing "<arg fmt="%s" index="1">Auto</arg>" with "<arg fmt="%s" index="2">NoWait</arg>" for option "<arg fmt="%s" index="3">Match_cycle</arg>". Most commonly, bitgen has determined and will use a specific value instead of the generic command-line value of "Auto". Alternately, this message appears if the same option is specified multiple times on the command-line. In this case, the option listed last will be used.
</msg>
<msg type="info" file="PhysDesignRules" num="1437" delta="unknown" >To achieve optimal frequency synthesis performance with the CLKFX and CLKFX180 outputs of the DCM_ADV comp <arg fmt="%s" index="1">u_DCM/DCM_ADV_INST</arg>, consult the device Data Sheet.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_Cntl</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_00</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_01</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_10</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_02</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_11</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_03</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_12</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_04</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_13</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_05</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_14</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_06</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_15</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_07</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_08</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1362" delta="unknown" >Unexpected programming for comp <arg fmt="%s" index="1">u_lvds/uut_tx/OSERDES_TX_DATA_09</arg> with TRISTATE_WIDTH. DATA_RATE_TQ set DDR expects TRISTATE_WIDTH to be set 4.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_00</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_01</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_10</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_02</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_11</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_03</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_12</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
</msg>
<msg type="warning" file="PhysDesignRules" num="1412" delta="unknown" >Dangling pins on block:<<arg fmt="%s" index="1">u_lvds/uut_rx/IODELAY_RX_DATA_04</arg>>:<<arg fmt="%s" index="2">IODELAY_IODELAY</arg>>. When DELAY_SRC is not DATAIN programming the DATAIN input pin is not used and will be ignored.
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -