亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? ram_control.map.eqn

?? FPGA設(shè)計(jì)初級(jí)班和提高班培訓(xùn)課堂PPT;實(shí)驗(yàn)的源代碼;實(shí)驗(yàn)指導(dǎo)書(shū)!
?? EQN
字號(hào):
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--D1_q_b[0] is RAM_36:RAM_36|altsyncram:altsyncram_component|altsyncram_e181:auto_generated|q_b[0]
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 16, Port A Width: 1, Port B Depth: 16, Port B Width: 1
--Port A Logical Depth: 16, Port A Logical Width: 4, Port B Logical Depth: 16, Port B Logical Width: 4
--Port A Input: Registered, Port B Input: Registered, Port B Output: Un-registered
D1_q_b[0]_PORT_A_data_in = data[0];
D1_q_b[0]_PORT_A_data_in_reg = DFFE(D1_q_b[0]_PORT_A_data_in, D1_q_b[0]_clock_0, , , D1_q_b[0]_clock_enable_0);
D1_q_b[0]_PORT_A_address = BUS(data[0], data[1], data[2], wraddress[3]);
D1_q_b[0]_PORT_A_address_reg = DFFE(D1_q_b[0]_PORT_A_address, D1_q_b[0]_clock_0, , , D1_q_b[0]_clock_enable_0);
D1_q_b[0]_PORT_B_address = BUS(rdaddress[0], rdaddress[1], rdaddress[2], rdaddress[3]);
D1_q_b[0]_PORT_B_address_reg = DFFE(D1_q_b[0]_PORT_B_address, D1_q_b[0]_clock_1, , , );
D1_q_b[0]_PORT_A_write_enable = VCC;
D1_q_b[0]_PORT_A_write_enable_reg = DFFE(D1_q_b[0]_PORT_A_write_enable, D1_q_b[0]_clock_0, , , D1_q_b[0]_clock_enable_0);
D1_q_b[0]_PORT_B_read_enable = VCC;
D1_q_b[0]_PORT_B_read_enable_reg = DFFE(D1_q_b[0]_PORT_B_read_enable, D1_q_b[0]_clock_1, , , );
D1_q_b[0]_clock_0 = clk;
D1_q_b[0]_clock_1 = clk;
D1_q_b[0]_clock_enable_0 = wren;
D1_q_b[0]_PORT_B_data_out = MEMORY(D1_q_b[0]_PORT_A_data_in_reg, , D1_q_b[0]_PORT_A_address_reg, D1_q_b[0]_PORT_B_address_reg, D1_q_b[0]_PORT_A_write_enable_reg, D1_q_b[0]_PORT_B_read_enable_reg, , , D1_q_b[0]_clock_0, D1_q_b[0]_clock_1, D1_q_b[0]_clock_enable_0, , , );
D1_q_b[0] = D1_q_b[0]_PORT_B_data_out[0];


--D1_q_b[1] is RAM_36:RAM_36|altsyncram:altsyncram_component|altsyncram_e181:auto_generated|q_b[1]
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 16, Port A Width: 1, Port B Depth: 16, Port B Width: 1
--Port A Logical Depth: 16, Port A Logical Width: 4, Port B Logical Depth: 16, Port B Logical Width: 4
--Port A Input: Registered, Port B Input: Registered, Port B Output: Un-registered
D1_q_b[1]_PORT_A_data_in = data[1];
D1_q_b[1]_PORT_A_data_in_reg = DFFE(D1_q_b[1]_PORT_A_data_in, D1_q_b[1]_clock_0, , , D1_q_b[1]_clock_enable_0);
D1_q_b[1]_PORT_A_address = BUS(data[0], data[1], data[2], wraddress[3]);
D1_q_b[1]_PORT_A_address_reg = DFFE(D1_q_b[1]_PORT_A_address, D1_q_b[1]_clock_0, , , D1_q_b[1]_clock_enable_0);
D1_q_b[1]_PORT_B_address = BUS(rdaddress[0], rdaddress[1], rdaddress[2], rdaddress[3]);
D1_q_b[1]_PORT_B_address_reg = DFFE(D1_q_b[1]_PORT_B_address, D1_q_b[1]_clock_1, , , );
D1_q_b[1]_PORT_A_write_enable = VCC;
D1_q_b[1]_PORT_A_write_enable_reg = DFFE(D1_q_b[1]_PORT_A_write_enable, D1_q_b[1]_clock_0, , , D1_q_b[1]_clock_enable_0);
D1_q_b[1]_PORT_B_read_enable = VCC;
D1_q_b[1]_PORT_B_read_enable_reg = DFFE(D1_q_b[1]_PORT_B_read_enable, D1_q_b[1]_clock_1, , , );
D1_q_b[1]_clock_0 = clk;
D1_q_b[1]_clock_1 = clk;
D1_q_b[1]_clock_enable_0 = wren;
D1_q_b[1]_PORT_B_data_out = MEMORY(D1_q_b[1]_PORT_A_data_in_reg, , D1_q_b[1]_PORT_A_address_reg, D1_q_b[1]_PORT_B_address_reg, D1_q_b[1]_PORT_A_write_enable_reg, D1_q_b[1]_PORT_B_read_enable_reg, , , D1_q_b[1]_clock_0, D1_q_b[1]_clock_1, D1_q_b[1]_clock_enable_0, , , );
D1_q_b[1] = D1_q_b[1]_PORT_B_data_out[0];


--D1_q_b[2] is RAM_36:RAM_36|altsyncram:altsyncram_component|altsyncram_e181:auto_generated|q_b[2]
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 16, Port A Width: 1, Port B Depth: 16, Port B Width: 1
--Port A Logical Depth: 16, Port A Logical Width: 4, Port B Logical Depth: 16, Port B Logical Width: 4
--Port A Input: Registered, Port B Input: Registered, Port B Output: Un-registered
D1_q_b[2]_PORT_A_data_in = data[2];
D1_q_b[2]_PORT_A_data_in_reg = DFFE(D1_q_b[2]_PORT_A_data_in, D1_q_b[2]_clock_0, , , D1_q_b[2]_clock_enable_0);
D1_q_b[2]_PORT_A_address = BUS(data[0], data[1], data[2], wraddress[3]);
D1_q_b[2]_PORT_A_address_reg = DFFE(D1_q_b[2]_PORT_A_address, D1_q_b[2]_clock_0, , , D1_q_b[2]_clock_enable_0);
D1_q_b[2]_PORT_B_address = BUS(rdaddress[0], rdaddress[1], rdaddress[2], rdaddress[3]);
D1_q_b[2]_PORT_B_address_reg = DFFE(D1_q_b[2]_PORT_B_address, D1_q_b[2]_clock_1, , , );
D1_q_b[2]_PORT_A_write_enable = VCC;
D1_q_b[2]_PORT_A_write_enable_reg = DFFE(D1_q_b[2]_PORT_A_write_enable, D1_q_b[2]_clock_0, , , D1_q_b[2]_clock_enable_0);
D1_q_b[2]_PORT_B_read_enable = VCC;
D1_q_b[2]_PORT_B_read_enable_reg = DFFE(D1_q_b[2]_PORT_B_read_enable, D1_q_b[2]_clock_1, , , );
D1_q_b[2]_clock_0 = clk;
D1_q_b[2]_clock_1 = clk;
D1_q_b[2]_clock_enable_0 = wren;
D1_q_b[2]_PORT_B_data_out = MEMORY(D1_q_b[2]_PORT_A_data_in_reg, , D1_q_b[2]_PORT_A_address_reg, D1_q_b[2]_PORT_B_address_reg, D1_q_b[2]_PORT_A_write_enable_reg, D1_q_b[2]_PORT_B_read_enable_reg, , , D1_q_b[2]_clock_0, D1_q_b[2]_clock_1, D1_q_b[2]_clock_enable_0, , , );
D1_q_b[2] = D1_q_b[2]_PORT_B_data_out[0];


--D1_q_b[3] is RAM_36:RAM_36|altsyncram:altsyncram_component|altsyncram_e181:auto_generated|q_b[3]
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 16, Port A Width: 1, Port B Depth: 16, Port B Width: 1
--Port A Logical Depth: 16, Port A Logical Width: 4, Port B Logical Depth: 16, Port B Logical Width: 4
--Port A Input: Registered, Port B Input: Registered, Port B Output: Un-registered
D1_q_b[3]_PORT_A_data_in = wraddress[3];
D1_q_b[3]_PORT_A_data_in_reg = DFFE(D1_q_b[3]_PORT_A_data_in, D1_q_b[3]_clock_0, , , D1_q_b[3]_clock_enable_0);
D1_q_b[3]_PORT_A_address = BUS(data[0], data[1], data[2], wraddress[3]);
D1_q_b[3]_PORT_A_address_reg = DFFE(D1_q_b[3]_PORT_A_address, D1_q_b[3]_clock_0, , , D1_q_b[3]_clock_enable_0);
D1_q_b[3]_PORT_B_address = BUS(rdaddress[0], rdaddress[1], rdaddress[2], rdaddress[3]);
D1_q_b[3]_PORT_B_address_reg = DFFE(D1_q_b[3]_PORT_B_address, D1_q_b[3]_clock_1, , , );
D1_q_b[3]_PORT_A_write_enable = VCC;
D1_q_b[3]_PORT_A_write_enable_reg = DFFE(D1_q_b[3]_PORT_A_write_enable, D1_q_b[3]_clock_0, , , D1_q_b[3]_clock_enable_0);
D1_q_b[3]_PORT_B_read_enable = VCC;
D1_q_b[3]_PORT_B_read_enable_reg = DFFE(D1_q_b[3]_PORT_B_read_enable, D1_q_b[3]_clock_1, , , );
D1_q_b[3]_clock_0 = clk;
D1_q_b[3]_clock_1 = clk;
D1_q_b[3]_clock_enable_0 = wren;
D1_q_b[3]_PORT_B_data_out = MEMORY(D1_q_b[3]_PORT_A_data_in_reg, , D1_q_b[3]_PORT_A_address_reg, D1_q_b[3]_PORT_B_address_reg, D1_q_b[3]_PORT_A_write_enable_reg, D1_q_b[3]_PORT_B_read_enable_reg, , , D1_q_b[3]_clock_0, D1_q_b[3]_clock_1, D1_q_b[3]_clock_enable_0, , , );
D1_q_b[3] = D1_q_b[3]_PORT_B_data_out[0];


--wren is wren
--operation mode is normal

wren_lut_out = state.STATE2 & wren # !state.STATE2 & (wren & A1L92 # !A1L82);
wren = DFFEAS(wren_lut_out, clk, VCC, , , , , !rst, );


--data[0] is data[0]
--operation mode is normal

data[0]_lut_out = countwr[0] & rst;
data[0] = DFFEAS(data[0]_lut_out, clk, VCC, , A1L41, , , , );


--data[1] is data[1]
--operation mode is normal

data[1]_lut_out = countwr[1] & rst;
data[1] = DFFEAS(data[1]_lut_out, clk, VCC, , A1L41, , , , );


--data[2] is data[2]
--operation mode is normal

data[2]_lut_out = countwr[2] & rst;
data[2] = DFFEAS(data[2]_lut_out, clk, VCC, , A1L41, , , , );


--wraddress[3] is wraddress[3]
--operation mode is normal

wraddress[3]_lut_out = countwr[3] & rst;
wraddress[3] = DFFEAS(wraddress[3]_lut_out, clk, VCC, , A1L41, , , , );


--rdaddress[0] is rdaddress[0]
--operation mode is normal

rdaddress[0]_lut_out = !rdaddress[0] & (rst);
rdaddress[0] = DFFEAS(rdaddress[0]_lut_out, clk, VCC, , A1L42, , , , );


--rdaddress[1] is rdaddress[1]
--operation mode is normal

rdaddress[1]_lut_out = rdaddress[0] $ rdaddress[1];
rdaddress[1] = DFFEAS(rdaddress[1]_lut_out, clk, VCC, , A1L42, , , !rst, );


--rdaddress[2] is rdaddress[2]
--operation mode is normal

rdaddress[2]_lut_out = rdaddress[2] $ (rdaddress[0] & (rdaddress[1]));
rdaddress[2] = DFFEAS(rdaddress[2]_lut_out, clk, VCC, , A1L42, , , !rst, );


--rdaddress[3] is rdaddress[3]
--operation mode is normal

rdaddress[3]_lut_out = rdaddress[3] $ (rdaddress[2] & rdaddress[0] & rdaddress[1]);
rdaddress[3] = DFFEAS(rdaddress[3]_lut_out, clk, VCC, , A1L42, , , !rst, );


--countwr[4] is countwr[4]
--operation mode is normal

countwr[4]_carry_eqn = A1L01;
countwr[4]_lut_out = countwr[4] $ (!countwr[4]_carry_eqn);
countwr[4] = DFFEAS(countwr[4]_lut_out, clk, VCC, , , , , !rst, );


--countwr[0] is countwr[0]
--operation mode is arithmetic

countwr[0]_lut_out = state.STATE2 $ !countwr[0];
countwr[0] = DFFEAS(countwr[0]_lut_out, clk, VCC, , , , , !rst, );

--A1L4 is countwr[0]~131
--operation mode is arithmetic

A1L4 = CARRY(!state.STATE2 & countwr[0]);


--countwr[1] is countwr[1]
--operation mode is arithmetic

countwr[1]_carry_eqn = A1L4;
countwr[1]_lut_out = countwr[1] $ (countwr[1]_carry_eqn);
countwr[1] = DFFEAS(countwr[1]_lut_out, clk, VCC, , , , , !rst, );

--A1L6 is countwr[1]~135
--operation mode is arithmetic

A1L6 = CARRY(!A1L4 # !countwr[1]);


--countwr[2] is countwr[2]
--operation mode is arithmetic

countwr[2]_carry_eqn = A1L6;
countwr[2]_lut_out = countwr[2] $ (!countwr[2]_carry_eqn);
countwr[2] = DFFEAS(countwr[2]_lut_out, clk, VCC, , , , , !rst, );

--A1L8 is countwr[2]~139
--operation mode is arithmetic

A1L8 = CARRY(countwr[2] & (!A1L6));


--countwr[3] is countwr[3]
--operation mode is arithmetic

countwr[3]_carry_eqn = A1L8;
countwr[3]_lut_out = countwr[3] $ (countwr[3]_carry_eqn);
countwr[3] = DFFEAS(countwr[3]_lut_out, clk, VCC, , , , , !rst, );

--A1L01 is countwr[3]~143
--operation mode is arithmetic

A1L01 = CARRY(!A1L8 # !countwr[3]);


--A1L03 is reduce_nor~22
--operation mode is normal

A1L03 = !countwr[0] & !countwr[1] & !countwr[2] & !countwr[3];


--A1L92 is reduce_nor~1
--operation mode is normal

A1L92 = !A1L03 # !countwr[4];


--A1L82 is reduce_nor~0
--operation mode is normal

A1L82 = countwr[4] # !A1L03;


--state.STATE2 is state.STATE2
--operation mode is normal

state.STATE2_lut_out = rst & (countwr[4] # !A1L03);
state.STATE2 = DFFEAS(state.STATE2_lut_out, clk, VCC, , A1L33, , , , );


--A1L41 is data[0]~61
--operation mode is normal

A1L41 = !rst # !state.STATE2;


--A1L42 is rdaddress[0]~90
--operation mode is normal

A1L42 = state.STATE2 # countwr[4] & A1L03 # !rst;


--A1L33 is state~122
--operation mode is normal

A1L33 = !state.STATE2 & (A1L03) # !rst;


--clk is clk
--operation mode is input

clk = INPUT();


--rst is rst
--operation mode is input

rst = INPUT();


--q[0] is q[0]
--operation mode is output

q[0] = OUTPUT(D1_q_b[0]);


--q[1] is q[1]
--operation mode is output

q[1] = OUTPUT(D1_q_b[1]);


--q[2] is q[2]
--operation mode is output

q[2] = OUTPUT(D1_q_b[2]);


--q[3] is q[3]
--operation mode is output

q[3] = OUTPUT(D1_q_b[3]);


?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品丝袜久久久久久app| 91色.com| 97成人超碰视| 在线观看成人免费视频| 91麻豆精品国产91久久久久久 | 日本精品裸体写真集在线观看 | 亚洲chinese男男1069| 老司机午夜精品| 成人丝袜视频网| 欧美三级中文字幕| 欧美一区二区三区视频| 日本一区二区三区高清不卡| 亚洲一二三四区不卡| 国产在线播放一区二区三区| 91麻豆精品视频| 欧美人伦禁忌dvd放荡欲情| 欧美不卡一区二区| 亚洲老妇xxxxxx| 激情久久久久久久久久久久久久久久| 不卡的电影网站| 制服丝袜激情欧洲亚洲| 日本一区二区电影| 欧美bbbbb| 97久久超碰国产精品| 日韩午夜在线观看| 一区二区三区视频在线观看| 久久99精品国产| 欧洲av在线精品| 国产欧美日韩三区| 日本人妖一区二区| 色一情一乱一乱一91av| 26uuu另类欧美亚洲曰本| 亚洲综合色视频| 成人免费看片app下载| 日韩亚洲欧美成人一区| 一区二区三区精密机械公司| 国产成人精品免费看| 欧美一区二区久久| 亚洲一区在线观看网站| 成人av午夜影院| 精品剧情v国产在线观看在线| 亚洲国产日产av| 91在线码无精品| 久久色中文字幕| 欧美aaaaa成人免费观看视频| 色呦呦网站一区| 国产精品久久久久久久久免费樱桃| 亚洲人成精品久久久久久| 日韩三级视频在线观看| 一区二区在线电影| 国产精品一区三区| 日韩欧美国产综合| 视频一区二区国产| 色综合激情五月| 国产日韩av一区二区| 日本亚洲天堂网| 欧美日韩一区久久| 亚洲欧美日韩在线不卡| 国产福利精品导航| 精品日本一线二线三线不卡| 奇米色一区二区三区四区| 欧美剧情片在线观看| 亚洲国产视频在线| 色999日韩国产欧美一区二区| 国产精品久久久久久久久图文区| 国产盗摄女厕一区二区三区| 国产亚洲一区字幕| 国产精品一区二区在线观看网站| 亚洲精品在线观看网站| 麻豆成人在线观看| 日韩欧美中文一区二区| 蜜臀av一区二区| 日韩欧美一二区| 蜜臀91精品一区二区三区| 欧美一区二区免费| 久久激情五月激情| 欧美精品一区二区三区高清aⅴ| 精品一区二区三区香蕉蜜桃| 欧美刺激脚交jootjob| 久久精品国产亚洲一区二区三区| 精品福利视频一区二区三区| 精彩视频一区二区三区| 久久伊人中文字幕| 国产91在线观看| 国产精品欧美一区二区三区| av在线综合网| 亚洲免费在线视频一区 二区| 日本韩国精品一区二区在线观看| 亚洲综合精品自拍| 欧美精品久久久久久久多人混战| 日韩av一区二| 久久久国际精品| 不卡的av网站| 亚洲一本大道在线| 日韩一级完整毛片| 国产一本一道久久香蕉| 欧美激情一区二区三区全黄 | 中文字幕在线不卡一区| 91在线播放网址| 一级做a爱片久久| 在线看国产日韩| 午夜影院久久久| 亚洲精品视频在线观看网站| 亚洲色图在线视频| 欧美精选午夜久久久乱码6080| 日日夜夜精品视频免费| 26uuu国产日韩综合| www.性欧美| 午夜影院久久久| 久久久不卡网国产精品二区 | 一区二区三区在线免费观看| 欧美日韩成人综合在线一区二区 | 欧美精品一区视频| 成人黄动漫网站免费app| 一卡二卡三卡日韩欧美| 日韩免费成人网| av一二三不卡影片| 奇米精品一区二区三区在线观看| 国产视频一区在线观看| 欧美在线|欧美| 久久66热re国产| 中文字幕佐山爱一区二区免费| 欧美日韩在线观看一区二区| 国产精品99久久久久久久女警 | 91高清在线观看| 久久狠狠亚洲综合| 亚洲欧洲综合另类在线| 欧美一级爆毛片| 91日韩在线专区| 精品一区二区免费| 一区二区视频在线看| 欧美精品一区二区久久婷婷| 色天使色偷偷av一区二区| 极品销魂美女一区二区三区| 亚洲欧美日韩国产成人精品影院 | 精品一区二区三区免费播放| 自拍av一区二区三区| 日韩免费视频线观看| 99国产精品99久久久久久| 欧美aaa在线| 亚洲嫩草精品久久| 久久久久久久久久久黄色| 欧美色图免费看| 成人18视频日本| 麻豆中文一区二区| 亚洲国产cao| 中文字幕亚洲一区二区av在线 | 久久99久久久久| 亚洲高清三级视频| 亚洲欧美福利一区二区| 久久久午夜精品理论片中文字幕| 欧美日本在线播放| 91网页版在线| 丁香天五香天堂综合| 免费在线观看视频一区| 亚洲综合色婷婷| 亚洲色图丝袜美腿| 欧美激情综合在线| 精品国产一区二区精华| 欧美日韩成人一区二区| 色综合久久天天综合网| 成人激情电影免费在线观看| 精品一二三四区| 久久精品国产精品亚洲红杏| 午夜视频久久久久久| 一区二区高清视频在线观看| 国产精品国产三级国产aⅴ入口| 久久九九99视频| 国产亚洲综合av| 国产婷婷一区二区| 久久看人人爽人人| 久久免费看少妇高潮| 欧美tickling网站挠脚心| 91麻豆精品国产91久久久资源速度| 欧美色爱综合网| 精品视频全国免费看| 欧美性一级生活| 欧美午夜精品久久久久久孕妇| 欧美亚洲一区二区三区四区| 色拍拍在线精品视频8848| 色婷婷亚洲一区二区三区| 色婷婷国产精品久久包臀| 在线观看欧美精品| 欧美日韩卡一卡二| 欧美疯狂做受xxxx富婆| 欧美精品欧美精品系列| 6080午夜不卡| 欧美福利视频导航| 制服丝袜一区二区三区| 欧美日韩不卡在线| 91精品国产综合久久福利软件| 欧美日韩一区三区| 欧美日韩一区二区不卡| 欧美日韩视频在线第一区| 欧美午夜一区二区三区| 欧美色国产精品| 日韩午夜在线观看视频| 日韩欧美国产电影| 精品国产一二三| 国产精品丝袜一区|