亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? modelsim.ini

?? FPGA開發光盤各章節實例的設計工程與源碼
?? INI
字號:
;
; Copyright Model Technology, a Mentor Graphics Corporation company 2003,
; All rights reserved.
;   
[Library]
others = $MODEL_TECH/../modelsim.ini

work = work[vcom]
; Turn on VHDL-1993 as the default. Default is off (VHDL-1987).
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explict enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1
; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1 

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

VHDL93 = 0NoDebug = 0CheckSynthesis = 0NoVitalCheck = 0Optimize_1164 = 1NoVital = 0Quiet = 0Show_source = 0DisableOpt = 0Show_Warning1 = 1Show_Warning2 = 1Show_Warning3 = 1Show_Warning4 = 1Show_Warning5 = 1[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turn on incremental compilation of modules. Default is off.
; Incremental = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

Quiet = 0Show_source = 0Protect = 0NoDebug = 0Hazard = 0UpCase = 0vlog95compat = 0DisableOpt = 0OptionFile = F:/xudong/mybook1/cht5/model/vlog.opt[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; Single value: 
; License = plus
; Multi-value: 
; License = noqueue plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not define for assertion level, use AssertionFormatBreak
; if assertion triggers a breakpoint (controlled by BreakOnAssertion level),
; otherwise use AssertionFormat.
;
; AssertionFormat = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatBreak   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatNote    = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail    = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal  = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format.
; For VHDL, PathSeparator = /
; For Verilog, PathSeparator = .
; Must not be the same character as DatasetSeparator.
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example: sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired, or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated; otherwise, open files on
; first read or write.  Default is 0.
; DelayFileOpen = 1

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less than the
;   current ulimit setting for max file descriptors.
;   0 = unlimited
ConcurrentFileLimit = 40

; Control the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.
; A value of zero tells VSIM to display the full name.
; The default is 0.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Do not quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is 1 (compressed).
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

; Specify default options for the restart command. Options can be one
; or more of: -force -nobreakpoint -nolist -nolog -nowave
; DefaultRestartOptions = -force

; HP-UX 10.20 ONLY - Enable memory locking to speed up large designs
; (> 500 megabyte memory footprint). Default is disabled.
; Specify number of megabytes to lock.
; LockedMemory = 1000

; Turn on (1) or off (0) WLF file compression.
; The default is 1 (compress WLF file).
; WLFCompress = 0

; Specify whether to save all design hierarchy (1) in the WLF file
; or only regions containing logged signals (0).
; The default is 0 (log only regions with logged signals).
; WLFSaveAllRegions = 1

; WLF file time limit.  Limit WLF file by time, as closely as possible,
; to the specified amount of simulation time.  When the limit is exceeded
; the earliest times get truncated from the file.
; If both time and size limits are specified the most restrictive is used.
; UserTimeUnits are used if time units are not specified.
; The default is 0 (no limit).  Example: WLFTimeLimit = {100 ms}
; WLFTimeLimit = 0

; WLF file size limit.  Limit WLF file size, as closely as possible,
; to the specified number of megabytes.  If both time and size limits
; are specified then the most restrictive is used.
; The default is 0 (no limit).
; WLFSizeLimit = 1000

; Specify whether or not a WLF file should be deleted when the 
; simulation ends.  A value of 1 will cause the WLF file to be deleted.
; The default is 0 (do not delete WLF file when simulation ends).
; WLFDeleteOnQuit = 1

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
;  Logic Modeling's hardware modeler SFI software (Linux)
; libsfi = <sfi_dir>/lib/linux/libsfi.so

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
九九热在线视频观看这里只有精品| 激情综合网激情| 婷婷中文字幕综合| 国产精品1区2区3区| 欧美在线观看一区二区| 久久久精品蜜桃| 日日夜夜免费精品视频| 92国产精品观看| 久久久午夜电影| 久久国产精品免费| 欧美亚洲国产怡红院影院| 中文字幕制服丝袜一区二区三区| 天天操天天色综合| 在线免费不卡视频| 综合自拍亚洲综合图不卡区| 国模娜娜一区二区三区| 欧美高清视频一二三区| 亚洲午夜在线观看视频在线| 波多野结衣91| 中文字幕欧美国产| 国产精品88888| www国产精品av| 麻豆一区二区三| 欧美日韩国产乱码电影| 亚洲高清一区二区三区| 色一区在线观看| 自拍偷在线精品自拍偷无码专区| 国产精品一级片| 精品国产一区a| 久久福利资源站| 精品国产免费一区二区三区香蕉| 日韩av一二三| 欧美一区二区视频在线观看2020 | 久久久久久9999| 精品无码三级在线观看视频| 91精品国产91热久久久做人人 | 日本一区二区在线不卡| 麻豆精品国产传媒mv男同| 91精品久久久久久久久99蜜臂| 午夜精品影院在线观看| 欧美日韩午夜在线视频| 日韩国产精品久久久久久亚洲| 欧美手机在线视频| 日韩国产欧美在线观看| 日韩午夜激情电影| 狠狠色丁香婷婷综合| 久久精品一区二区三区不卡牛牛 | 天天爽夜夜爽夜夜爽精品视频| 欧美三级午夜理伦三级中视频| 日韩成人一级大片| 91精品国产丝袜白色高跟鞋| 看电影不卡的网站| 久久久亚洲午夜电影| 成人av网站大全| 一区二区三区在线视频免费| 8v天堂国产在线一区二区| 激情六月婷婷综合| 亚洲视频一二区| 欧美人成免费网站| 国产高清在线观看免费不卡| 成人免费小视频| 欧美一级精品大片| 国产成人a级片| 亚洲成人黄色小说| 久久久美女毛片| 色妹子一区二区| 免费看日韩a级影片| 中文天堂在线一区| 欧美美女视频在线观看| 国产美女在线观看一区| 亚洲乱码日产精品bd| 91精品国产品国语在线不卡| 成人av免费在线| 日本不卡一二三| 国产精品国产三级国产有无不卡| 欧美日韩精品欧美日韩精品一综合| 国内精品国产成人| 亚洲一区免费观看| 国产日韩欧美精品在线| 欧美日韩午夜在线视频| 91精品国产麻豆| 成人午夜激情片| 免费成人性网站| 亚洲精品欧美激情| 国产亚洲一本大道中文在线| 欧美日韩色综合| 91丨九色丨尤物| 国产一区啦啦啦在线观看| 亚洲成人在线观看视频| 国产精品国产三级国产aⅴ无密码| 欧美一区二区人人喊爽| 91啦中文在线观看| 成人理论电影网| 国产一区二区美女诱惑| 同产精品九九九| 一区二区三区日韩| 中文字幕+乱码+中文字幕一区| 欧美一区二区三区视频在线 | 亚洲男人的天堂一区二区| 欧美精品一区二区三区高清aⅴ| 色94色欧美sute亚洲线路一ni| 国产伦理精品不卡| 韩国av一区二区| 免费在线观看成人| 亚洲电影一级片| 一区二区在线观看免费| 成人免费在线观看入口| 国产精品九色蝌蚪自拍| 欧美韩国日本综合| 精品国产3级a| 精品国产青草久久久久福利| 日韩三级伦理片妻子的秘密按摩| 精品1区2区3区| 欧美日韩亚洲综合一区| 欧美日韩精品一区二区三区蜜桃 | 亚洲少妇30p| 136国产福利精品导航| 国产精品区一区二区三区| 中文字幕乱码日本亚洲一区二区| 久久九九国产精品| 国产片一区二区| 欧美极品aⅴ影院| 综合欧美亚洲日本| 亚洲精品你懂的| 亚洲小少妇裸体bbw| 午夜精品一区二区三区电影天堂| 日日夜夜精品免费视频| 日本亚洲天堂网| 国产美女在线观看一区| www.亚洲国产| 欧美中文字幕亚洲一区二区va在线 | 色一情一伦一子一伦一区| 色偷偷一区二区三区| 欧美日韩免费一区二区三区视频| 欧美日韩高清一区二区| 日韩色在线观看| 国产欧美一区二区三区在线看蜜臀 | 精品久久久久久久久久久久久久久久久| 欧美大白屁股肥臀xxxxxx| 精品国产乱码久久久久久浪潮| 国产三级三级三级精品8ⅰ区| 中文字幕不卡的av| 亚洲最大成人网4388xx| 日韩激情中文字幕| 国产福利一区在线| 日本韩国一区二区三区视频| 91精品久久久久久久久99蜜臂| 久久精品夜色噜噜亚洲aⅴ| 综合久久综合久久| 久久精品国产免费看久久精品| 国产成人在线免费| 精品视频一区二区不卡| 精品国产乱码久久久久久图片| 中文字幕日本乱码精品影院| 日韩国产精品91| av在线这里只有精品| 欧美日韩午夜在线| 国产精品污网站| 日韩av一区二区三区四区| 成人一区二区三区在线观看| 欧美人与禽zozo性伦| 中文无字幕一区二区三区| 日韩av一区二区在线影视| 91小视频在线观看| 日韩免费观看2025年上映的电影| 亚洲男人天堂av网| 久久国产精品72免费观看| 欧美影院一区二区三区| 国产无一区二区| 美女被吸乳得到大胸91| 在线视频国内一区二区| 国产网站一区二区| 蜜臀久久久99精品久久久久久| 一本在线高清不卡dvd| 中文字幕国产精品一区二区| 麻豆成人久久精品二区三区红 | 亚洲柠檬福利资源导航| 国产一区二区精品久久99| 欧美日韩一区 二区 三区 久久精品| 久久久久久久久岛国免费| 日韩和欧美的一区| 欧美色综合天天久久综合精品| 国产精品国产三级国产普通话三级 | 日本中文一区二区三区| 91福利精品视频| 国产精品久久一级| 国产a级毛片一区| 久久综合av免费| 精品一区二区三区免费毛片爱| 欧美日本在线播放| 亚洲国产精品一区二区www | 国产制服丝袜一区| 日韩视频免费观看高清完整版在线观看 | 精品久久久久99| 麻豆成人久久精品二区三区红| 777亚洲妇女| 美脚の诱脚舐め脚责91 | 国产精品国产a| 成人午夜精品在线| 中文字幕不卡一区|