亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dffe_v.rpt

?? CPLD VHDL 數碼管程序
?? RPT
字號:
Project Information    d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/13/2005 23:20:43

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DFFE_V


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

dffe_v    EPM7032SLC44-5   5        1        0      1       0           3  %

User Pins:                 5        1        0  



Project Information    d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'Clk' chosen for auto global Clock
INFO: Signal 'Clrn' chosen for auto global Clear


Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

***** Logic for device 'dffe_v' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                            R  
                                            E  
                                            S  
                                            E  
                             C              R  
                 E  P  V  G  l  G  C  G     V  
                 n  r  C  N  r  N  l  N     E  
              D  a  n  C  D  n  D  k  D  Q  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   5/16( 31%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   3/16( 18%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             8/32     ( 25%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.00
Total fan-in:                                     5

Total input pins required:                       5
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        1
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  Clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  Clrn
   6    (3)  (A)      INPUT               0      0   0    0    0    1    0  D
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  Ena
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  Prn


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    3    0    0    0  Q


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 Q
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
43   -> - | - - | <-- Clk
1    -> - | - - | <-- Clrn
6    -> * | - * | <-- D
5    -> * | - * | <-- Ena
4    -> * | - * | <-- Prn


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt
dffe_v

** EQUATIONS **

Clk      : INPUT;
Clrn     : INPUT;
D        : INPUT;
Ena      : INPUT;
Prn      : INPUT;

-- Node name is 'Q' = 'rod1' 
-- Equation name is 'Q', location is LC017, type is output.
 Q       = DFFE( D $  GND, GLOBAL( Clk), GLOBAL( Clrn),  Prn,  Ena);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information    d:\source\aaaaaa\sourcecode\cpld\d_trig_vhdl\dffe_v.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,641K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线播放亚洲一区| 99热这里都是精品| 国产成人免费视频网站高清观看视频| www.日韩av| 日韩免费福利电影在线观看| 亚洲精品视频在线观看网站| 国产成人自拍网| 911国产精品| 一区二区三区精品| 国产在线不卡视频| 欧美日韩亚洲高清一区二区| 国产精品剧情在线亚洲| 裸体健美xxxx欧美裸体表演| 国产成人午夜精品影院观看视频 | 蜜臂av日日欢夜夜爽一区| av亚洲精华国产精华精华| 欧美刺激午夜性久久久久久久| 亚洲精品成人精品456| 岛国精品在线播放| 26uuu精品一区二区| 日韩激情视频在线观看| 日本精品视频一区二区| 日韩一区在线播放| bt欧美亚洲午夜电影天堂| 久久―日本道色综合久久| 久久精品国内一区二区三区| 欧美一区二区精美| 青草av.久久免费一区| 制服丝袜av成人在线看| 亚洲高清视频中文字幕| 91福利视频在线| 夜夜精品浪潮av一区二区三区| 99re8在线精品视频免费播放| 国产精品婷婷午夜在线观看| 国产成人在线免费| 国产精品美女久久久久av爽李琼| 成人午夜视频福利| 欧美激情一区三区| 97aⅴ精品视频一二三区| 中文字幕在线不卡一区二区三区| 不卡的看片网站| 亚洲欧美国产77777| 色婷婷综合久久久中文一区二区 | 91麻豆国产香蕉久久精品| 亚洲图片欧美激情| 在线观看日韩高清av| 偷窥国产亚洲免费视频| 91精品国产综合久久蜜臀 | 成人免费高清在线观看| 亚洲欧美综合网| 欧美主播一区二区三区美女| 亚洲成av人片在线观看| 日韩欧美国产综合| 国产91精品在线观看| 亚洲婷婷国产精品电影人久久| 色综合中文字幕| 亚洲成人免费在线| 日韩免费观看2025年上映的电影| 国产一区二区三区四| 成人欧美一区二区三区| 欧美日韩国产综合草草| 久久99久国产精品黄毛片色诱| 国产亚洲视频系列| 色噜噜狠狠成人中文综合| 日韩影视精彩在线| 欧美韩国一区二区| 欧美日本一区二区三区| 国产精品自拍一区| 亚洲女女做受ⅹxx高潮| 欧美人动与zoxxxx乱| 国产成人在线视频网站| 调教+趴+乳夹+国产+精品| 久久久久久久精| 欧美日韩中文字幕一区二区| 黑人巨大精品欧美黑白配亚洲| 日韩美女视频一区二区| 日韩欧美国产电影| 91看片淫黄大片一级在线观看| 男女性色大片免费观看一区二区| 国产精品久久久久一区二区三区| 欧美高清激情brazzers| av成人免费在线观看| 久久精品国产一区二区三| 亚洲蜜桃精久久久久久久| 精品国产乱子伦一区| 欧美色网站导航| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 久久精品国产亚洲a| 亚洲一区在线观看网站| 国产日韩视频一区二区三区| 欧美日韩国产在线观看| caoporm超碰国产精品| 国产成人激情av| 久久99精品久久只有精品| 亚洲成av人片一区二区| 亚洲男人的天堂在线观看| 亚洲国产精品二十页| 日韩欧美国产三级电影视频| 欧美精品丝袜久久久中文字幕| 日本韩国精品在线| 99精品久久只有精品| 国产99一区视频免费| 精品一区二区三区免费视频| 男女男精品视频网| 日韩av不卡在线观看| 性做久久久久久久免费看| 亚洲一线二线三线视频| 亚洲综合色视频| 亚洲另类色综合网站| 日韩理论片在线| 亚洲人成亚洲人成在线观看图片| 久久久99精品免费观看| 精品欧美黑人一区二区三区| 欧美性猛交xxxx黑人交| 欧美视频在线一区| 日本黄色一区二区| 91麻豆.com| 成人午夜激情在线| 99精品久久只有精品| 成人精品高清在线| 国产精品自在在线| 国产综合成人久久大片91| 国产精品欧美一级免费| 国产精品初高中害羞小美女文| www国产成人免费观看视频 深夜成人网| 色婷婷综合久久久中文字幕| caoporn国产精品| 99九九99九九九视频精品| 色综合天天综合狠狠| 94-欧美-setu| 99精品视频在线观看免费| 97久久超碰国产精品| av在线不卡观看免费观看| 日本高清视频一区二区| 91猫先生在线| 欧美系列在线观看| 欧洲一区二区三区在线| 在线观看成人小视频| 日韩欧美专区在线| 欧美变态口味重另类| 日韩一区二区麻豆国产| 日韩免费福利电影在线观看| 欧美变态口味重另类| 中文字幕一区二区不卡| 一区二区三区在线高清| 国产精品久久久久影视| 亚洲精品国产无套在线观| 亚洲视频资源在线| 视频一区二区欧美| 精品一区在线看| 日韩精品一卡二卡三卡四卡无卡| 午夜精品一区在线观看| 亚洲图片另类小说| 日韩高清一区二区| 韩国精品主播一区二区在线观看| 国产黄人亚洲片| 91福利国产精品| 国产午夜精品理论片a级大结局| 国产精品免费人成网站| 亚洲免费观看高清| 天天综合网天天综合色| 蜜乳av一区二区三区| 色偷偷久久一区二区三区| 69精品人人人人| 国产欧美日产一区| 亚洲黄色片在线观看| 日本午夜一区二区| 成人精品视频一区二区三区 | 欧美另类久久久品| 精品盗摄一区二区三区| 国产精品亲子乱子伦xxxx裸| 天天综合天天做天天综合| 国产精品123区| 欧美日韩另类国产亚洲欧美一级| 久久青草欧美一区二区三区| 亚洲va韩国va欧美va| 国产一区二区三区| 在线观看不卡一区| 久久这里只有精品视频网| 尤物av一区二区| 狠狠色综合播放一区二区| 成人丝袜18视频在线观看| 日韩欧美激情一区| 亚洲一区视频在线| 国产高清不卡一区二区| 欧美日韩激情在线| 亚洲国产一区视频| 99精品国产99久久久久久白柏 | 福利一区在线观看| 精品国产乱码久久久久久牛牛| 亚洲三级电影全部在线观看高清| 精品一区二区国语对白| 欧美日韩亚洲高清一区二区| 国产无人区一区二区三区| 六月丁香婷婷色狠狠久久| 欧美日韩国产系列| 亚洲精品一二三区| 国产宾馆实践打屁股91| 国产午夜精品理论片a级大结局| 男人的天堂久久精品|