亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? altsyncram_it61.tdf

?? 基于cyclone系列FPGA的模擬幅度調制的VHDL代碼
?? TDF
字號:
--altsyncram ADDRESS_ACLR_A="NONE" CBX_DECLARE_ALL_CONNECTED_PORTS="OFF" CYCLONEII_M4K_COMPATIBILITY="ON" DEVICE_FAMILY="Cyclone" ENABLE_RUNTIME_MOD="NO" INIT_FILE="./source/FPGA_AM_rom.mif" LOW_POWER_MODE="AUTO" NUMWORDS_A=99 OPERATION_MODE="ROM" OUTDATA_ACLR_A="NONE" OUTDATA_REG_A="UNREGISTERED" RAM_BLOCK_TYPE="M4K" WIDTH_A=10 WIDTH_BYTEENA_A=1 WIDTHAD_A=7 address_a clock0 q_a CARRY_CHAIN="MANUAL" CARRY_CHAIN_LENGTH=48
--VERSION_BEGIN 7.2 cbx_altsyncram 2007:08:27:07:35:30:SJ cbx_cycloneii 2007:06:13:15:47:32:SJ cbx_lpm_add_sub 2007:08:06:16:01:34:SJ cbx_lpm_compare 2007:06:21:15:54:06:SJ cbx_lpm_decode 2007:03:12:19:01:52:SJ cbx_lpm_mux 2007:05:11:14:07:38:SJ cbx_mgl 2007:08:03:15:48:12:SJ cbx_stratix 2007:05:02:16:27:14:SJ cbx_stratixii 2007:06:28:17:26:26:SJ cbx_stratixiii 2007:06:28:17:15:56:SJ cbx_util_mgl 2007:06:01:06:37:30:SJ  VERSION_END


-- Copyright (C) 1991-2007 Altera Corporation
--  Your use of Altera Corporation's design tools, logic functions 
--  and other software and tools, and its AMPP partner logic 
--  functions, and any output files from any of the foregoing 
--  (including device programming or simulation files), and any 
--  associated documentation or information are expressly subject 
--  to the terms and conditions of the Altera Program License 
--  Subscription Agreement, Altera MegaCore Function License 
--  Agreement, or other applicable license agreement, including, 
--  without limitation, that your use is for the sole purpose of 
--  programming logic devices manufactured by Altera and sold by 
--  Altera or its authorized distributors.  Please refer to the 
--  applicable agreement for further details.


FUNCTION cyclone_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, portaaddr[PORT_A_ADDRESS_WIDTH-1..0], portabyteenamasks[PORT_A_BYTE_ENABLE_MASK_WIDTH-1..0], portadatain[PORT_A_DATA_WIDTH-1..0], portawe, portbaddr[PORT_B_ADDRESS_WIDTH-1..0], portbbyteenamasks[PORT_B_BYTE_ENABLE_MASK_WIDTH-1..0], portbdatain[PORT_B_DATA_WIDTH-1..0], portbrewe)
WITH ( CONNECTIVITY_CHECKING, DATA_INTERLEAVE_OFFSET_IN_BITS, DATA_INTERLEAVE_WIDTH_IN_BITS, DONT_POWER_OPTIMIZE, INIT_FILE, INIT_FILE_LAYOUT, LOGICAL_RAM_NAME, mem_init0, mem_init1, MIXED_PORT_FEED_THROUGH_MODE, OPERATION_MODE, PORT_A_ADDRESS_CLEAR, PORT_A_ADDRESS_WIDTH = 1, PORT_A_BYTE_ENABLE_CLEAR, PORT_A_BYTE_ENABLE_MASK_WIDTH = 1, PORT_A_DATA_IN_CLEAR, PORT_A_DATA_OUT_CLEAR, PORT_A_DATA_OUT_CLOCK, PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS, PORT_A_FIRST_BIT_NUMBER, PORT_A_LAST_ADDRESS, PORT_A_LOGICAL_RAM_DEPTH, PORT_A_LOGICAL_RAM_WIDTH, PORT_A_WRITE_ENABLE_CLEAR, PORT_B_ADDRESS_CLEAR, PORT_B_ADDRESS_CLOCK, PORT_B_ADDRESS_WIDTH = 1, PORT_B_BYTE_ENABLE_CLEAR, PORT_B_BYTE_ENABLE_CLOCK, PORT_B_BYTE_ENABLE_MASK_WIDTH = 1, PORT_B_DATA_IN_CLEAR, PORT_B_DATA_IN_CLOCK, PORT_B_DATA_OUT_CLEAR, PORT_B_DATA_OUT_CLOCK, PORT_B_DATA_WIDTH = 1, PORT_B_FIRST_ADDRESS, PORT_B_FIRST_BIT_NUMBER, PORT_B_LAST_ADDRESS, PORT_B_LOGICAL_RAM_DEPTH, PORT_B_LOGICAL_RAM_WIDTH, PORT_B_READ_ENABLE_WRITE_ENABLE_CLEAR, PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK, POWER_UP_UNINITIALIZED, RAM_BLOCK_TYPE)
RETURNS ( portadataout[PORT_A_DATA_WIDTH-1..0], portbdataout[PORT_B_DATA_WIDTH-1..0]);

--synthesis_resources = M4K 1 
OPTIONS ALTERA_INTERNAL_OPTION = "OPTIMIZE_POWER_DURING_SYNTHESIS=NORMAL_COMPILATION";

SUBDESIGN altsyncram_it61
( 
	address_a[6..0]	:	input;
	clock0	:	input;
	q_a[9..0]	:	output;
) 
VARIABLE 
	ram_block1a0 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 0,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a1 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 1,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a2 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 2,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a3 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 3,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a4 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 4,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a5 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 5,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a6 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 6,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a7 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 7,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a8 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 8,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a9 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "./source/FPGA_AM_rom.mif",
			INIT_FILE_LAYOUT = "port_a",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			OPERATION_MODE = "rom",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_OUT_CLEAR = "none",
			PORT_A_DATA_OUT_CLOCK = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 9,
			PORT_A_LAST_ADDRESS = 98,
			PORT_A_LOGICAL_RAM_DEPTH = 99,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			RAM_BLOCK_TYPE = "M4K"
		);
	address_a_wire[6..0]	: WIRE;

BEGIN 
	ram_block1a[9..0].clk0 = clock0;
	ram_block1a[9..0].portaaddr[] = ( address_a_wire[6..0]);
	address_a_wire[] = address_a[];
	q_a[] = ( ram_block1a[9..0].portadataout[0..0]);
END;
--VALID FILE

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产盗摄一区二区| 亚洲一区二区三区免费视频| 国产精品麻豆欧美日韩ww| 国产精品电影一区二区三区| 亚洲综合在线电影| 免费在线欧美视频| 成人免费电影视频| 欧美日本韩国一区二区三区视频| 欧美一级日韩免费不卡| 国产欧美日韩久久| 亚洲成人午夜影院| 国产精品18久久久久久久久久久久 | 国产99精品在线观看| 91黄色激情网站| 欧美成人video| 亚洲另类春色校园小说| 另类小说欧美激情| 91污在线观看| 精品日产卡一卡二卡麻豆| 综合分类小说区另类春色亚洲小说欧美 | 国内精品免费在线观看| 91在线免费看| 久久久久久影视| 亚洲国产一区二区a毛片| 国产在线不卡一区| 欧美性猛交xxxxxx富婆| 久久久欧美精品sm网站| 午夜日韩在线观看| 91麻豆自制传媒国产之光| 日韩精品在线一区| 亚洲一级电影视频| 成人美女在线观看| 欧美成人一级视频| 丝袜美腿亚洲综合| 91女人视频在线观看| 久久日韩精品一区二区五区| 天使萌一区二区三区免费观看| 不卡影院免费观看| 久久久亚洲精华液精华液精华液| 午夜精品久久久久久久| 色哟哟国产精品免费观看| 久久久久久久久久久黄色| 日韩国产欧美在线视频| 色先锋久久av资源部| 欧美国产精品久久| 国产又粗又猛又爽又黄91精品| 在线播放亚洲一区| 一区二区三区日韩精品| 91欧美激情一区二区三区成人| 国产三级久久久| 激情文学综合插| 日韩欧美视频在线| 免费国产亚洲视频| 欧美精品18+| 午夜欧美一区二区三区在线播放| 99re热这里只有精品免费视频| 久久久欧美精品sm网站| 国内精品伊人久久久久av影院 | 日韩成人av影视| 欧美视频一区二| 一区二区视频在线| 91啦中文在线观看| 亚洲欧美日韩一区| 91日韩在线专区| 亚洲色图视频网| 一本久久a久久精品亚洲| 国产精品久久久久久一区二区三区| 国产精品一区二区免费不卡 | 丰满岳乱妇一区二区三区| 欧美成人aa大片| 久久精品免费观看| 久久中文娱乐网| 国产麻豆视频精品| 国产视频一区不卡| 成人一区二区三区中文字幕| 久久九九久久九九| 国产白丝精品91爽爽久久 | 波多野洁衣一区| 自拍偷拍亚洲欧美日韩| av一本久道久久综合久久鬼色| 日韩美女视频一区二区| 91免费版在线| 亚洲制服丝袜av| 欧美日韩不卡一区| 老司机免费视频一区二区三区| 欧美一级日韩免费不卡| 国产一区在线精品| 国产精品久久久久久亚洲毛片 | 一区二区成人在线视频| 欧美性色欧美a在线播放| 亚洲成人免费在线观看| 91精品国产综合久久久久久漫画| 免费在线观看一区二区三区| 亚洲精品一区二区三区精华液| 粉嫩av亚洲一区二区图片| 国产精品国产三级国产aⅴ原创| 一本久久综合亚洲鲁鲁五月天| 亚洲福利国产精品| 精品久久久久久久人人人人传媒| 国产寡妇亲子伦一区二区| 国产精品国产三级国产aⅴ入口| 一本到不卡免费一区二区| 亚洲高清视频的网址| 欧美mv日韩mv国产| 不卡在线视频中文字幕| 亚洲成人免费在线观看| 欧美精品一区二区久久婷婷| 成人禁用看黄a在线| 亚洲成人激情综合网| 2023国产精品自拍| a亚洲天堂av| 视频一区二区三区在线| 国产欧美日产一区| 在线观看免费一区| 国产乱码精品一品二品| 亚洲人午夜精品天堂一二香蕉| 91精品久久久久久久91蜜桃| 国产91清纯白嫩初高中在线观看| 亚洲黄色尤物视频| 精品三级av在线| 色婷婷综合激情| 国产一区二区中文字幕| 亚洲精品免费在线观看| 欧美成人一级视频| 在线观看欧美精品| 国产精品18久久久| 天天操天天综合网| 国产精品美女久久久久av爽李琼| 欧美日韩国产一区二区三区地区| 久久99在线观看| 亚洲一区中文在线| 日本一区二区三区四区| 91精品国产丝袜白色高跟鞋| 成人久久18免费网站麻豆 | 欧美一卡二卡三卡| av不卡在线播放| 国产一区二区在线影院| 午夜精品久久久久久久| 中文字幕一区二区三区在线播放| 日韩色在线观看| 91国产福利在线| 风间由美一区二区三区在线观看| 日韩高清不卡在线| 亚洲一区免费观看| 国产精品美女久久福利网站| 日韩欧美成人激情| 在线亚洲人成电影网站色www| 狠狠久久亚洲欧美| 日日夜夜一区二区| 亚洲精品免费在线| 欧美国产视频在线| 久久综合一区二区| 欧美一级片在线观看| 欧美性猛交xxxxxxxx| 99精品视频一区二区| 高清国产一区二区| 国内精品久久久久影院色| 日韩一区欧美二区| 亚洲444eee在线观看| 亚洲少妇最新在线视频| 中文字幕国产一区| 国产三级一区二区三区| 久久久午夜电影| 精品久久久久久久久久久久久久久 | 国产午夜精品福利| 精品国产免费人成电影在线观看四季| 欧美日韩在线一区二区| 91女人视频在线观看| av在线播放不卡| 成人激情免费网站| 国产99一区视频免费| 国产老妇另类xxxxx| 精品一区二区免费| 看电视剧不卡顿的网站| 麻豆91免费看| 另类小说视频一区二区| 蜜桃传媒麻豆第一区在线观看| 婷婷综合另类小说色区| 性做久久久久久免费观看欧美| 亚洲综合色噜噜狠狠| 一区二区三区在线视频观看| 亚洲欧美视频在线观看| 亚洲精品国产第一综合99久久| 亚洲丝袜精品丝袜在线| 亚洲视频一二区| 一区二区三区国产精华| 亚洲精品国产无天堂网2021| ●精品国产综合乱码久久久久| 国产精品嫩草影院com| 国产精品二三区| 亚洲欧美乱综合| 亚洲影院久久精品| 天天av天天翘天天综合网| 日本美女一区二区三区视频| 男人的j进女人的j一区| 韩国成人精品a∨在线观看| 国产一区在线观看视频| 国产成人精品免费看| 9i看片成人免费高清| 91丨porny丨首页|