亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? wb_bus_mon.v

?? 《FPGA數字電子系統設計與開發實例導航》的配套光盤
?? V
字號:


`include "timescale.v"
`include "wb_model_defines.v"
// WISHBONE bus monitor module - it connects to WISHBONE master signals and
// monitors for any illegal combinations appearing on the bus.
module WB_BUS_MON(
                    CLK_I,
                    RST_I,
	            ACK_I,
                    ADDR_O,
                    CYC_O,
                    DAT_I,
                    DAT_O,
                    ERR_I,
                    RTY_I,
                    SEL_O,
                    STB_O,
                    WE_O,
                    TAG_I,
                    TAG_O,
                    CAB_O,
                    log_file_desc
                  ) ;

input                           CLK_I  ;
input                           RST_I  ;
input                           ACK_I  ;
input   [(`WB_ADDR_WIDTH-1):0]  ADDR_O ;
input                           CYC_O  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_I  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_O  ;
input                           ERR_I  ;
input                           RTY_I  ;
input   [(`WB_SEL_WIDTH-1):0]   SEL_O  ;
input                           STB_O  ;
input                           WE_O   ;
input   [(`WB_TAG_WIDTH-1):0] TAG_I  ;
input   [(`WB_TAG_WIDTH-1):0] TAG_O  ;
input                           CAB_O  ;
input [31:0] log_file_desc ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        // when reset is applied, all control signals must be low
        if (CYC_O)
        begin
            $display("*E (%0t) CYC_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CYC_O active under reset", $time) ;
        end
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active under reset", $time) ;
        end
        /*if (ACK_I)
            $display("ACK_I active under reset") ;*/
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active under reset", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active under reset", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active under reset", $time) ;
        end
    end // reset
    else
    if (~CYC_O)
    begin
        // when cycle indicator is low, all control signals must be low
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active without CYC_O being active", $time) ;
        end
        if (ACK_I)
        begin
            $display("*E (%0t) ACK_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I active without CYC_O being active", $time) ;
        end
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active without CYC_O being active", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active without CYC_O being active", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active without CYC_O being active", $time) ;
        end
    end // ~CYC_O
end

reg [`WB_DATA_WIDTH-1:0] previous_data ;
reg [`WB_ADDR_WIDTH-1:0] previous_address ;
reg [`WB_SEL_WIDTH-1:0] previous_sel ;
reg                     previous_stb ;
reg                     previous_ack ;
reg                     previous_err ;
reg                     previous_rty ;
reg                     previous_cyc ;
reg can_change ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        previous_stb <= 1'b0 ;
        previous_ack <= 1'b0 ;
        previous_err <= 1'b0 ;
        previous_rty <= 1'b0 ;
        previous_cyc <= 1'b0 ;
    end
    else
    begin
        previous_stb <= STB_O ;
        previous_ack <= ACK_I ;
        previous_err <= ERR_I ;
        previous_rty <= RTY_I ;
        previous_cyc <= CYC_O ;
    end
end

// cycle monitor
always@(posedge CLK_I)
begin
    if (CYC_O && ~RST_I) // cycle in progress
    begin
        if (STB_O)
        begin
            // check for two control signals active at same edge
            if ( ACK_I && RTY_I )
            begin
                $display("*E (%0t) ACK_I and RTY_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and RTY_I asserted at the same time during cycle", $time) ;
            end
            if ( ACK_I && ERR_I )
            begin
                $display("*E (%0t) ACK_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and ERR_I asserted at the same time during cycle", $time) ;
            end
            if ( RTY_I && ERR_I )
            begin
                $display("*E (%0t) RTY_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I and ERR_I asserted at the same time during cycle", $time) ;
            end

            if ( can_change !== 1 )
            begin
                if ( ADDR_O !== previous_address )
                begin
                    $display("*E (%0t) WB bus monitor detected address change in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected address change in the middle of the cycle!", $time) ;
                end

                if ( SEL_O !== previous_sel )
                begin
                    $display("*E (%0t) WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                end

                if ( (WE_O !== 0) && ( DAT_O !== previous_data ) )
                begin
                    $display("*E (%0t) WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                end
            end

            if ( ACK_I || RTY_I || ERR_I )
                can_change       = 1 ;
            else
            begin
                previous_data    = DAT_O ;
                previous_address = ADDR_O ;
                previous_sel     = SEL_O ;
                can_change = 0 ;
            end

        end // STB_O
        else
        begin //~STB_O
            // while STB_O is inactive, only ACK_I is allowed to be active
            if ( ERR_I )
            begin
                $display("*E (%0t) ERR_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I asserted during cycle without STB_O", $time) ;
            end
            if ( RTY_I )
            begin
                $display("*E (%0t) RTY_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I asserted during cycle without STB_O", $time) ;
            end

            if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
            begin
                $display("STB_O de-asserted without reception of slave response") ;
                $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
            end

            can_change = 1 ;
        end   // ~STB_O
    end // cycle in progress
    else if (!RST_I)
    begin
        // cycle not in progress anymore
        can_change = 1 ;
        if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
        begin
            $display("STB_O de-asserted without reception of slave response") ;
            $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
        end
    end
end // cycle monitor

// CAB_O monitor - CAB_O musn't change during one cycle
reg [1:0] first_cab_val ;
always@(posedge CLK_I or RST_I)
begin
    if ((CYC_O === 0) || RST_I)
        first_cab_val <= 2'b00 ;
    else
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_cab_val[1] === 1'b0)
            first_cab_val <= {1'b1, CAB_O} ;
        else if ( first_cab_val[0] !== CAB_O )
        begin
            $display("*E (%0t) CAB_O value changed during cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O value changed during cycle", $time) ;
        end
    end
end // CAB_O monitor

// WE_O monitor for consecutive address bursts
reg [1:0] first_we_val ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        first_we_val <= 2'b00 ;
    else
    if (STB_O)
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_we_val[1] == 1'b0)
            first_we_val <= {1'b1, WE_O} ;
        else if ( first_we_val[0] != WE_O )
        begin
            $display("*E (%0t) WE_O value changed during CAB cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)WE_O value changed during CAB cycle", $time) ;
        end
    end
end // CAB_O monitor

// address monitor for consecutive address bursts
reg [`WB_ADDR_WIDTH:0] address ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        address <= {(`WB_ADDR_WIDTH + 1){1'b0}} ;
    else
    begin
        if (STB_O && ACK_I)
        begin
            if (address[`WB_ADDR_WIDTH] == 1'b0)
                address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            else
            begin
                if ( address[(`WB_ADDR_WIDTH-1):0] != ADDR_O)
                begin
                    $display("*E (%0t) Consecutive address burst address incrementing incorrect", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)Consecutive address burst address incrementing incorrect", $time) ;
                end
                else
                    address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            end
        end
    end
end // address monitor

// data monitor
always@(posedge CLK_I or posedge RST_I)
begin
    if (CYC_O && STB_O && ~RST_I)
    begin
        if ( ((^ADDR_O) !== 1'b1) && ((^ADDR_O) !== 1'b0) )
        begin
            $display("*E (%0t) Master provided invalid address and qualified it with STB_O", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid address and qualified it with STB_O", $time) ;
        end
        if ( WE_O )
        begin
            if (
                (SEL_O[0] && (((^DAT_O[7:0])   !== 1'b0) && ((^DAT_O[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_O[15:8])  !== 1'b0) && ((^DAT_O[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_O[23:16]) !== 1'b0) && ((^DAT_O[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_O[31:24]) !== 1'b0) && ((^DAT_O[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Master provided invalid data during write and qualified it with STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid data during write and qualified it with STB_O", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
            end

        end
        else
        if (~WE_O && ACK_I)
        begin
            if (
                (SEL_O[0] && (((^DAT_I[7:0])   !== 1'b0) && ((^DAT_I[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_I[15:8])  !== 1'b0) && ((^DAT_I[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_I[23:16]) !== 1'b0) && ((^DAT_I[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_I[31:24]) !== 1'b0) && ((^DAT_I[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
            end
        end
    end
end

initial
begin
    previous_data = 0 ;
    previous_address = 0 ;
    can_change = 1 ;
end
endmodule // BUS_MON

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产福利一区二区三区视频 | 国产精品99久久久久久宅男| 奇米综合一区二区三区精品视频| 一区二区三区精品视频在线| ...av二区三区久久精品| 久久久不卡网国产精品一区| 欧美精品一区二区三区久久久| 欧美一区二区三区在线电影| 日韩一区国产二区欧美三区| 欧美一级爆毛片| 精品国产凹凸成av人网站| 精品成a人在线观看| 久久女同性恋中文字幕| 国产日韩精品一区二区三区 | 亚洲精品视频观看| 亚洲一区二区三区中文字幕 | 蜜臀av国产精品久久久久| 日韩国产欧美在线播放| 伦理电影国产精品| 国产乱人伦偷精品视频免下载| 成人手机电影网| 93久久精品日日躁夜夜躁欧美| 色综合色狠狠天天综合色| 欧美无砖专区一中文字| 56国语精品自产拍在线观看| 欧美成人精品福利| 国产精品视频麻豆| 亚洲免费观看高清完整| 亚洲成av人片| 国产一区二区三区视频在线播放| 国产91富婆露脸刺激对白| 色综合久久综合| 7777精品伊人久久久大香线蕉最新版 | 欧美在线三级电影| 欧美精品视频www在线观看| 日韩精品在线一区二区| 中文一区二区完整视频在线观看| 亚洲精品成人少妇| 免费一级欧美片在线观看| 成人视屏免费看| 欧美日韩第一区日日骚| 精品捆绑美女sm三区| 综合激情成人伊人| 日韩电影在线一区| 成人精品视频一区二区三区 | 精品毛片乱码1区2区3区 | 国产一区二区免费视频| 成人精品免费视频| 8v天堂国产在线一区二区| 日本一区二区三区四区| 亚洲va欧美va人人爽午夜| 狠狠久久亚洲欧美| 在线观看日韩电影| 国产丝袜美腿一区二区三区| 一区二区三区日韩欧美| 韩日av一区二区| 欧美在线一二三四区| 久久久精品综合| 天堂蜜桃91精品| bt欧美亚洲午夜电影天堂| 337p亚洲精品色噜噜| 最新日韩av在线| 国内精品久久久久影院色 | 久久精品综合网| 亚洲一二三区视频在线观看| 国产自产高清不卡| 欧美视频一区二区三区在线观看| 久久久综合视频| 日韩高清在线电影| 92精品国产成人观看免费 | 久久精品国产亚洲aⅴ| 色av成人天堂桃色av| 国产午夜精品美女毛片视频| 天天综合网 天天综合色| 99在线视频精品| 久久综合九色综合欧美98 | 欧美亚洲动漫精品| 国产精品伦理在线| 国产在线精品不卡| 欧美一区二区免费观在线| 亚洲综合在线观看视频| 国产91露脸合集magnet| 欧美精品一区二区高清在线观看 | 国产在线观看一区二区| 9191成人精品久久| 亚洲一区二区美女| 色婷婷av一区二区三区大白胸| 中文字幕不卡一区| 国产高清精品网站| 久久―日本道色综合久久| 另类专区欧美蜜桃臀第一页| 7777精品伊人久久久大香线蕉完整版 | 美女视频网站久久| 7777精品伊人久久久大香线蕉的 | 成人免费高清在线观看| 久久久精品国产免费观看同学| 日韩av在线发布| 欧美精品色一区二区三区| 亚洲午夜私人影院| 欧洲在线/亚洲| 亚洲夂夂婷婷色拍ww47| 91福利视频网站| 亚洲精品久久久久久国产精华液| 99精品国产视频| 中文字幕一区在线观看视频| 99久久国产免费看| 亚洲日韩欧美一区二区在线| 99re热视频精品| 亚洲视频中文字幕| 色综合色狠狠综合色| 亚洲综合在线五月| 欧美精品在线观看播放| 日韩在线一二三区| 日韩精品一区二| 国产成人精品免费一区二区| 国产精品久久久久永久免费观看| 成人一区在线看| 亚洲三级在线播放| 欧美三电影在线| 青青国产91久久久久久 | 亚洲大片免费看| 7777女厕盗摄久久久| 激情都市一区二区| 亚洲国产精品v| 91国偷自产一区二区三区观看| 亚洲资源中文字幕| 精品免费99久久| 成人av在线一区二区三区| 亚洲欧美激情视频在线观看一区二区三区| 97国产一区二区| 日韩—二三区免费观看av| 亚洲精品一区二区三区影院 | 欧美制服丝袜第一页| 日韩不卡手机在线v区| 久久品道一品道久久精品| 91美女蜜桃在线| 日韩中文字幕一区二区三区| 26uuu久久天堂性欧美| 成人激情开心网| 亚洲妇熟xx妇色黄| 精品国产乱码久久久久久夜甘婷婷| 国产福利一区二区三区| 亚洲与欧洲av电影| 久久夜色精品国产欧美乱极品| 成人福利电影精品一区二区在线观看| 亚洲品质自拍视频| 日韩欧美自拍偷拍| 不卡一区在线观看| 日本美女一区二区| 国产精品剧情在线亚洲| 欧美二区三区的天堂| 国产二区国产一区在线观看| 亚洲午夜影视影院在线观看| www国产成人免费观看视频 深夜成人网 | 丁香婷婷综合网| 亚洲午夜日本在线观看| 久久久久免费观看| 欧美日韩综合不卡| 国产精品一区二区三区网站| 一区二区三区.www| 久久亚洲捆绑美女| 欧美性xxxxx极品少妇| 国产一区二区女| 性欧美疯狂xxxxbbbb| 国产精品三级av| 日韩三级伦理片妻子的秘密按摩| www.欧美日韩国产在线| 精品亚洲成a人| 亚洲图片欧美综合| 中文字幕中文字幕在线一区 | 精品国产123| 欧洲一区二区av| 成人午夜电影网站| 久久99九九99精品| 亚洲不卡一区二区三区| 中文字幕一区免费在线观看 | 九九国产精品视频| 一区二区三区四区激情| 亚洲国产精品成人久久综合一区| 日韩精品中文字幕在线不卡尤物| 欧美丝袜自拍制服另类| 91色porny在线视频| 国产高清成人在线| 激情综合五月天| 日韩国产精品久久| 亚洲国产精品久久久久秋霞影院 | 国产综合成人久久大片91| 亚洲不卡一区二区三区| 亚洲宅男天堂在线观看无病毒 | 成人免费观看视频| 黄页网站大全一区二区| 免费看黄色91| 奇米在线7777在线精品| 亚洲高清免费观看| 一区二区三区高清在线| 国产精品久久久久久久久快鸭| 久久久久9999亚洲精品| 久久久精品国产99久久精品芒果| 精品国产免费一区二区三区香蕉| 欧美一区二区在线观看|