亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ps2_keyboard.v

?? 來自FPGA開發板的PS2開發源代碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
//-------------------------------------------------------------------------------------
//
// Author: John Clayton
// Date  : April 30, 2001
// Update: 4/30/01 copied this file from lcd_2.v (pared down).
// Update: 5/24/01 changed the first module from "ps2_keyboard_receiver"
//                 to "ps2_keyboard_interface"
// Update: 5/29/01 Added input synchronizing flip-flops.  Changed state
//                 encoding (m1) for good operation after part config.
// Update: 5/31/01 Added low drive strength and slow transitions to ps2_clk
//                 and ps2_data in the constraints file.  Added the signal
//                 "tx_shifting_done" as distinguished from "rx_shifting_done."
//                 Debugged the transmitter portion in the lab.
// Update: 6/01/01 Added horizontal tab to the ascii output.
// Update: 6/01/01 Added parameter TRAP_SHIFT_KEYS.
// Update: 6/05/01 Debugged the "debounce" timer functionality.
//                 Used 60usec timer as a "watchdog" timeout during
//                 receive from the keyboard.  This means that a keyboard
//                 can now be "hot plugged" into the interface, without
//                 messing up the bit_count, since the bit_count is reset
//                 to zero during periods of inactivity anyway.  This was
//                 difficult to debug.  I ended up using the logic analyzer,
//                 and had to scratch my head quite a bit.
// Update: 6/06/01 Removed extra comments before the input synchronizing
//                 flip-flops.  Used the correct parameter to size the
//                 5usec_timer_count.  Changed the name of this file from
//                 ps2.v to ps2_keyboard.v
// Update: 6/06/01 Removed "&& q[7:0]" in output_strobe logic.  Removed extra
//                 commented out "else" condition in the shift register and
//                 bit counter.
// Update: 6/07/01 Changed default values for 60usec timer parameters so that
//                 they correspond to 60usec for a 49.152MHz clock.
//
//
//
//
//
// Description
//-------------------------------------------------------------------------------------
// This is a state-machine driven serial-to-parallel and parallel-to-serial
// interface to the ps2 style keyboard interface.  The details of the operation
// of the keyboard interface were obtained from the following website:
//
//   http://www.beyondlogic.org/keyboard/keybrd.htm
//
// Some aspects of the keyboard interface are not implemented (e.g, parity
// checking for the receive side, and recognition of the various commands
// which the keyboard sends out, such as "power on selt test passed," "Error"
// and "Resend.")  However, if the user wishes to recognize these reply
// messages, the scan code output can always be used to extend functionality
// as desired.
//
// Note that the "Extended" (0xE0) and "Released" (0xF0) codes are recognized.
// The rx interface provides separate indicator flags for these two conditions
// with every valid character scan code which it provides.  The shift keys are
// also trapped by the interface, in order to provide correct uppercase ASCII
// characters at the ascii output, although the scan codes for the shift keys
// are still provided at the scan code output.  So, the left/right ALT keys
// can be differentiated by the presence of the rx_entended signal, while the
// left/right shift keys are differentiable by the different scan codes
// received.
//
// The interface to the ps2 keyboard uses ps2_clk clock rates of
// 30-40 kHz, dependent upon the keyboard itself.  The rate at which the state
// machine runs should be at least twice the rate of the ps2_clk, so that the
// states can accurately follow the clock signal itself.  Four times 
// oversampling is better.  Say 200kHz at least.  The upper limit for clocking
// the state machine will undoubtedly be determined by delays in the logic 
// which decodes the scan codes into ASCII equivalents.  The maximum speed
// will be most likely many megahertz, depending upon target technology.
// In order to run the state machine extremely fast, synchronizing flip-flops
// have been added to the ps2_clk and ps2_data inputs of the state machine.
// This avoids poor performance related to slow transitions of the inputs.
// 
// Because this is a bi-directional interface, while reading from the keyboard
// the ps2_clk and ps2_data lines are used as inputs.  While writing to the
// keyboard, however (which may be done at any time.  If writing interrupts a
// read from the keyboard, the keyboard will buffer up its data, and send
// it later) both the ps2_clk and ps2_data lines are occasionally pulled low,
// and pullup resistors are used to bring the lines high again, by setting
// the drivers to high impedance state.
//
// The tx interface, for writing to the keyboard, does not provide any special
// pre-processing.  It simply transmits the 8-bit command value to the
// keyboard.
//
// Pullups MUST BE USED on the ps2_clk and ps2_data lines for this design,
// whether they be internal to an FPGA I/O pad, or externally placed.
// If internal pullups are used, they may be fairly weak, causing bounces
// due to crosstalk, etc.  There is a "debounce timer" implemented in order
// to eliminate erroneous state transitions which would occur based on bounce.
// 
// Parameters are provided in order to configure and appropriately size the
// counter of a 60 microsecond timer used in the transmitter, depending on
// the clock frequency used.  The 60 microsecond period is guaranteed to be
// more than one period of the ps2_clk_s signal.
//
// Also, a smaller 5 microsecond timer has been included for "debounce".
// This is used because, with internal pullups on the ps2_clk and ps2_data
// lines, there is some bouncing around which occurs
//
// A parameter TRAP_SHIFT_KEYS allows the user to eliminate shift keypresses
// from producing scan codes (along with their "undefined" ASCII equivalents)
// at the output of the interface.  If TRAP_SHIFT_KEYS is non-zero, the shift
// key status will only be reported by rx_shift_key_on.  No ascii or scan
// codes will be reported for the shift keys.  This is useful for those who
// wish to use the ASCII data stream, and who don't want to have to "filter
// out" the shift key codes.
//
//-------------------------------------------------------------------------------------


`resetall
`timescale 1ns/100ps

`define TOTAL_BITS   11
`define EXTEND_CODE  16'hE0
`define RELEASE_CODE 16'hF0
`define LEFT_SHIFT   16'h12
`define RIGHT_SHIFT  16'h59


module ps2_keyboard_interface (
  clk,
  reset,
  ps2_clk,
  ps2_data,
  rx_extended,
  rx_released,
  rx_shift_key_on,
  rx_scan_code,
  rx_ascii,
  rx_data_ready,       // rx_read_o
  rx_read,             // rx_read_ack_i
  tx_data,
  tx_write,
  tx_write_ack_o,
  tx_error_no_keyboard_ack
  );

// Parameters

// The timer value can be up to (2^bits) inclusive.
parameter TIMER_60USEC_VALUE_PP = 2950; // Number of sys_clks for 60usec.
parameter TIMER_60USEC_BITS_PP  = 12;   // Number of bits needed for timer
parameter TIMER_5USEC_VALUE_PP = 186;   // Number of sys_clks for debounce
parameter TIMER_5USEC_BITS_PP  = 8;     // Number of bits needed for timer
parameter TRAP_SHIFT_KEYS_PP = 0;       // Default: No shift key trap.

// State encodings, provided as parameters
// for flexibility to the one instantiating the module.
// In general, the default values need not be changed.

// State "m1_rx_clk_l" has been chosen on purpose.  Since the input
// synchronizing flip-flops initially contain zero, it takes one clk
// for them to update to reflect the actual (idle = high) status of
// the I/O lines from the keyboard.  Therefore, choosing 0 for m1_rx_clk_l
// allows the state machine to transition to m1_rx_clk_h when the true
// values of the input signals become present at the outputs of the
// synchronizing flip-flops.  This initial transition is harmless, and it
// eliminates the need for a "reset" pulse before the interface can operate.

parameter m1_rx_clk_h = 1;
parameter m1_rx_clk_l = 0;
parameter m1_rx_falling_edge_marker = 13;
parameter m1_rx_rising_edge_marker = 14;
parameter m1_tx_force_clk_l = 3;
parameter m1_tx_first_wait_clk_h = 10;
parameter m1_tx_first_wait_clk_l = 11;
parameter m1_tx_reset_timer = 12;
parameter m1_tx_wait_clk_h = 2;
parameter m1_tx_clk_h = 4;
parameter m1_tx_clk_l = 5;
parameter m1_tx_wait_keyboard_ack = 6;
parameter m1_tx_done_recovery = 7;
parameter m1_tx_error_no_keyboard_ack = 8;
parameter m1_tx_rising_edge_marker = 9;
parameter m2_rx_data_ready = 1;
parameter m2_rx_data_ready_ack = 0;

  
// I/O declarations
input clk;
input reset;
inout ps2_clk;
inout ps2_data;
output rx_extended;
output rx_released;
output rx_shift_key_on;
output [7:0] rx_scan_code;
output [7:0] rx_ascii;
output rx_data_ready;
input rx_read;
input [7:0] tx_data;
input tx_write;
output tx_write_ack_o;
output tx_error_no_keyboard_ack;

reg rx_extended;
reg rx_released;
reg [7:0] rx_scan_code;
reg [7:0] rx_ascii;
reg rx_data_ready;
reg tx_error_no_keyboard_ack;

// Internal signal declarations
wire timer_60usec_done;
wire timer_5usec_done;
wire extended;
wire released;
wire shift_key_on;

                         // NOTE: These two signals used to be one.  They
                         //       were split into two signals because of
                         //       shift key trapping.  With shift key
                         //       trapping, no event is generated externally,
                         //       but the "hold" data must still be cleared
                         //       anyway regardless, in preparation for the
                         //       next scan codes.
wire rx_output_event;    // Used only to clear: hold_released, hold_extended
wire rx_output_strobe;   // Used to produce the actual output.

wire tx_parity_bit;
wire rx_shifting_done;
wire tx_shifting_done;
wire [11:0] shift_key_plus_code;

reg [`TOTAL_BITS-1:0] q;
reg [3:0] m1_state;
reg [3:0] m1_next_state;
reg m2_state;
reg m2_next_state;
reg [3:0] bit_count;
reg enable_timer_60usec;
reg enable_timer_5usec;
reg [TIMER_60USEC_BITS_PP-1:0] timer_60usec_count;
reg [TIMER_5USEC_BITS_PP-1:0] timer_5usec_count;
reg [7:0] ascii;      // "REG" type only because a case statement is used.
reg left_shift_key;
reg right_shift_key;
reg hold_extended;    // Holds prior value, cleared at rx_output_strobe
reg hold_released;    // Holds prior value, cleared at rx_output_strobe
reg ps2_clk_s;        // Synchronous version of this input
reg ps2_data_s;       // Synchronous version of this input
reg ps2_clk_hi_z;     // Without keyboard, high Z equals 1 due to pullups.
reg ps2_data_hi_z;    // Without keyboard, high Z equals 1 due to pullups.

//--------------------------------------------------------------------------
// Module code

assign ps2_clk = ps2_clk_hi_z?1'bZ:1'b0;
assign ps2_data = ps2_data_hi_z?1'bZ:1'b0;

// Input "synchronizing" logic -- synchronizes the inputs to the state
// machine clock, thus avoiding errors related to
// spurious state machine transitions.
always @(posedge clk)
begin
  ps2_clk_s <= ps2_clk;
  ps2_data_s <= ps2_data;
end

// State register
always @(posedge clk)
begin : m1_state_register
  if (!reset) m1_state <= m1_rx_clk_h;
  else m1_state <= m1_next_state;
end

// State transition logic
always @(m1_state
         or q
         or tx_shifting_done
         or tx_write
         or ps2_clk_s
         or ps2_data_s
         or timer_60usec_done
         or timer_5usec_done
         )
begin : m1_state_logic

  // Output signals default to this value, unless changed in a state condition.
  ps2_clk_hi_z <= 1;
  ps2_data_hi_z <= 1;
  tx_error_no_keyboard_ack <= 0;
  enable_timer_60usec <= 0;
  enable_timer_5usec <= 0;

  case (m1_state)

    m1_rx_clk_h :
      begin
        enable_timer_60usec <= 1;
        if (tx_write) m1_next_state <= m1_tx_reset_timer;
        else if (~ps2_clk_s) m1_next_state <= m1_rx_falling_edge_marker;
        else m1_next_state <= m1_rx_clk_h;
      end
      
    m1_rx_falling_edge_marker :
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_rx_clk_l;
      end

    m1_rx_rising_edge_marker :
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_rx_clk_h;
      end


    m1_rx_clk_l :
      begin
        enable_timer_60usec <= 1;
        if (tx_write) m1_next_state <= m1_tx_reset_timer;
        else if (ps2_clk_s) m1_next_state <= m1_rx_rising_edge_marker;
        else m1_next_state <= m1_rx_clk_l;
      end

    m1_tx_reset_timer:
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_tx_force_clk_l;
      end

    m1_tx_force_clk_l :
      begin
        enable_timer_60usec <= 1;
        ps2_clk_hi_z <= 0;  // Force the ps2_clk line low.
        if (timer_60usec_done) m1_next_state <= m1_tx_first_wait_clk_h;
        else m1_next_state <= m1_tx_force_clk_l;
      end

    m1_tx_first_wait_clk_h :
      begin
        enable_timer_5usec <= 1;
        ps2_data_hi_z <= 0;        // Start bit.
        if (~ps2_clk_s && timer_5usec_done)
          m1_next_state <= m1_tx_clk_l;
        else
          m1_next_state <= m1_tx_first_wait_clk_h;
      end
      
    // This state must be included because the device might possibly
    // delay for up to 10 milliseconds before beginning its clock pulses.
    // During that waiting time, we cannot drive the data (q[0]) because it
    // is possibly 1, which would cause the keyboard to abort its receive
    // and the expected clocks would then never be generated.
    m1_tx_first_wait_clk_l :
      begin

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日日夜夜免费精品视频| 粉嫩在线一区二区三区视频| 日本不卡视频在线| 粉嫩13p一区二区三区| 99精品欧美一区二区蜜桃免费| 久久成人免费日本黄色| 菠萝蜜视频在线观看一区| 99re视频精品| 日韩欧美国产电影| 国产精品你懂的在线欣赏| 亚洲一区二区三区四区在线观看 | 欧美午夜精品理论片a级按摩| 日韩精品中文字幕在线一区| 亚洲黄色小视频| 成人在线视频首页| 337p日本欧洲亚洲大胆色噜噜| 亚洲一区二区在线免费观看视频| 99精品视频中文字幕| 久久九九久久九九| 麻豆精品视频在线观看免费| 欧美精品视频www在线观看| 亚洲伦在线观看| av一区二区三区| 国产日韩高清在线| 国产成人精品午夜视频免费| 日韩免费福利电影在线观看| 日韩1区2区3区| 欧美一区国产二区| 日韩av中文字幕一区二区| 欧美日韩国产小视频在线观看| 亚洲品质自拍视频| 色综合天天综合| 亚洲日本护士毛茸茸| 91丝袜美腿高跟国产极品老师| 国产精品久久久久久久岛一牛影视 | 三级欧美在线一区| 欧美午夜在线观看| 亚洲成人综合视频| 欧美日韩久久一区二区| 午夜精品福利一区二区三区蜜桃| 欧美视频自拍偷拍| 天堂影院一区二区| 欧美成人一区二区三区在线观看| 狠狠色丁香九九婷婷综合五月| 精品成人一区二区三区四区| 国产一区二区不卡在线 | 欧美高清激情brazzers| 琪琪久久久久日韩精品| 欧美videossexotv100| 国产精品系列在线观看| 国产精品久久久久久一区二区三区| 成人av电影在线| 午夜亚洲国产au精品一区二区| 欧美一区二区三区成人| 国产麻豆精品在线| 亚洲天堂精品在线观看| 欧美日韩一区二区不卡| 久久激情五月婷婷| 国产精品久久久久影院亚瑟| 一本色道久久综合亚洲aⅴ蜜桃| 午夜精品视频一区| 久久精品亚洲国产奇米99| www.一区二区| 日韩综合一区二区| 国产喂奶挤奶一区二区三区| 色av成人天堂桃色av| 美女视频一区二区| 国产精品高潮久久久久无| 欧美理论电影在线| 成人一区二区三区中文字幕| 午夜影视日本亚洲欧洲精品| 久久伊人中文字幕| 91福利在线观看| 国产一区二区精品久久91| 一区二区三区av电影| 26uuu色噜噜精品一区二区| 色8久久精品久久久久久蜜| 国产在线国偷精品免费看| 亚洲综合色区另类av| 久久亚区不卡日本| 欧美性猛交xxxxxx富婆| 成人黄色综合网站| 日韩成人一区二区| 亚洲欧洲制服丝袜| 国产亚洲1区2区3区| 精品视频一区三区九区| fc2成人免费人成在线观看播放| 丝袜亚洲另类欧美| **性色生活片久久毛片| 久久久美女毛片| 91精品国产色综合久久不卡电影| 色哟哟在线观看一区二区三区| 捆绑变态av一区二区三区 | 欧美激情一区二区在线| 欧美一区永久视频免费观看| 97se亚洲国产综合在线| 国产成人精品免费视频网站| 裸体在线国模精品偷拍| 亚洲一区二区三区中文字幕 | 色婷婷亚洲综合| 国产成人av网站| 韩国欧美国产一区| 蜜桃av一区二区在线观看| 亚洲成a人v欧美综合天堂| 中文字幕一区免费在线观看 | 国产一区二区伦理片| 精品一二三四在线| 男人的j进女人的j一区| 五月综合激情婷婷六月色窝| 一区二区三区四区在线| 日韩码欧中文字| 中文字幕一区二区日韩精品绯色| 中文字幕第一区二区| 国产欧美日韩亚州综合| 国产农村妇女毛片精品久久麻豆 | 久久精品国产精品亚洲综合| 视频在线观看国产精品| 天天爽夜夜爽夜夜爽精品视频| 亚洲一区二区视频在线| 亚洲宅男天堂在线观看无病毒| 亚洲视频每日更新| 亚洲欧美一区二区久久| 亚洲免费在线观看视频| 亚洲激情校园春色| 亚洲尤物在线视频观看| 午夜伦理一区二区| 日本视频在线一区| 蜜桃一区二区三区在线观看| 黄页网站大全一区二区| 国产精品一区一区三区| 成人自拍视频在线| 99精品视频一区二区| 欧美亚洲国产一区在线观看网站| 欧美日韩久久不卡| 欧美电影精品一区二区 | 日韩视频一区在线观看| 精品国产亚洲一区二区三区在线观看| 欧美精品一区二区三区蜜桃 | 岛国精品在线播放| 91麻豆swag| 欧美日韩国产123区| 欧美xxxxx裸体时装秀| 国产精品久久久久影院| 香蕉久久夜色精品国产使用方法| 蜜桃视频在线观看一区| 成人精品高清在线| 欧美日韩一区二区三区在线| 精品国产制服丝袜高跟| 国产精品久久久久三级| 亚洲福利一二三区| 国产一区二区三区日韩| 在线视频一区二区三| 精品国产第一区二区三区观看体验| 中文字幕av一区二区三区高 | 国产精品人人做人人爽人人添| 中文字幕在线免费不卡| 婷婷成人激情在线网| 国产成人精品免费| 欧美肥妇bbw| 中文字幕一区在线观看视频| 免费美女久久99| 一本久道久久综合中文字幕| 日韩精品一区二区三区四区视频| 亚洲日本va在线观看| 精品影视av免费| 在线观看免费一区| 2023国产精品自拍| 日韩影院在线观看| 91在线观看视频| 久久色在线视频| 日韩一区精品视频| 一本一道综合狠狠老| 欧美激情在线观看视频免费| 日本人妖一区二区| 欧美日韩专区在线| 一区在线观看视频| 国产毛片一区二区| 91精品国产一区二区三区| 一区二区高清视频在线观看| 国产91对白在线观看九色| 日韩精品一区二区三区在线| 亚洲成人一区在线| 欧美在线免费观看视频| 日韩码欧中文字| 成人app网站| 国产欧美日韩视频在线观看| 国产一区二区不卡| 欧美mv日韩mv亚洲| 日韩不卡一区二区| 欧美久久久久久久久| 亚洲综合一区二区精品导航| 91在线视频在线| 国产精品美女久久久久久久久 | 一区二区三区国产| 日本道精品一区二区三区| 亚洲欧美综合色| 99精品在线观看视频| 中文字幕一区二区三区在线播放| 成人看片黄a免费看在线| 亚洲国产精品av|