?? clk60.rpt
字號:
Project Information e:\cpld1\clk60.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/18/2008 21:56:58
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
clk60 EPM7032SLC44-5 2 19 0 19 0 59 %
User Pins: 2 19 0
Project Information e:\cpld1\clk60.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'clr' chosen for auto global Clear
Project Information e:\cpld1\clk60.rpt
** FILE HIERARCHY **
|c60:15|
|c60:15|74161:1|
|c60:15|74161:1|p74161:sub|
|c60:15|74161:2|
|c60:15|74161:2|p74161:sub|
|c60:15|nand5:4|
|c60:16|
|c60:16|74161:1|
|c60:16|74161:1|p74161:sub|
|c60:16|74161:2|
|c60:16|74161:2|p74161:sub|
|c60:16|nand5:4|
|c24:14|
|c24:14|74161:1|
|c24:14|74161:1|p74161:sub|
|c24:14|74161:2|
|c24:14|74161:2|p74161:sub|
Device-Specific Information: e:\cpld1\clk60.rpt
clk60
***** Logic for device 'clk60' compiled without errors.
Device: EPM7032SLC44-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
R
E
S
E
R
V V G c G c G
E s h C N l N l N m m
D 0 5 C D r D k D 4 3
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | m1
RESERVED | 8 38 | #TDO
RESERVED | 9 37 | m0
GND | 10 36 | m5
RESERVED | 11 35 | VCC
h2 | 12 EPM7032SLC44-5 34 | m2
#TMS | 13 33 | s2
RESERVED | 14 32 | #TCK
VCC | 15 31 | s3
h3 | 16 30 | GND
h4 | 17 29 | s1
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
h R R R G V R s s m s
1 E E E N C E 6 5 6 4
S S S D C S
E E E E
R R R R
V V V V
E E E E
D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\cpld1\clk60.rpt
clk60
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 6/16( 37%) 8/16( 50%) 1/16( 6%) 10/36( 27%)
B: LC17 - LC32 13/16( 81%) 15/16( 93%) 1/16( 6%) 14/36( 38%)
Total dedicated input pins used: 2/4 ( 50%)
Total I/O pins used: 23/32 ( 71%)
Total logic cells used: 19/32 ( 59%)
Total shareable expanders used: 0/32 ( 0%)
Total Turbo logic cells used: 19/32 ( 59%)
Total shareable expanders not available (n/a): 2/32 ( 6%)
Average fan-in: 9.89
Total fan-in: 188
Total input pins required: 2
Total fast input logic cells required: 0
Total output pins required: 19
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 19
Total flipflops required: 19
Total product terms required: 43
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: e:\cpld1\clk60.rpt
clk60
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 clk
1 - - INPUT G 0 0 0 0 0 0 0 clr
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\cpld1\clk60.rpt
clk60
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
18 13 A FF + t 0 0 0 0 9 5 0 h1 (|c24:14|74161:1|p74161:sub|:9)
12 8 A FF + t 0 0 0 0 9 5 0 h2 (|c24:14|74161:1|p74161:sub|:8)
16 11 A FF + t 0 0 0 0 9 5 0 h3 (|c24:14|74161:1|p74161:sub|:7)
17 12 A FF + t 0 0 0 0 10 2 0 h4 (|c24:14|74161:1|p74161:sub|:6)
4 1 A FF + t 1 0 1 0 10 5 0 h5 (|c24:14|74161:2|p74161:sub|:9)
37 21 B FF + t 0 0 0 0 10 12 0 m0 (|c60:16|74161:1|p74161:sub|:9)
39 19 B FF + t 0 0 0 0 10 12 0 m1 (|c60:16|74161:1|p74161:sub|:8)
34 23 B FF + t 1 0 1 0 11 4 0 m2 (|c60:16|74161:1|p74161:sub|:7)
40 18 B FF + t 0 0 0 0 11 12 0 m3 (|c60:16|74161:1|p74161:sub|:6)
41 17 B FF + t 0 0 0 0 11 12 0 m4 (|c60:16|74161:2|p74161:sub|:9)
36 22 B FF + t 0 0 0 0 11 12 0 m5 (|c60:16|74161:2|p74161:sub|:8)
27 29 B FF + t 0 0 0 0 6 1 0 m6 (|c60:16|74161:2|p74161:sub|:7)
5 2 A FF + t 0 0 0 0 0 12 0 s0 (|c60:15|74161:1|p74161:sub|:9)
29 27 B FF + t 0 0 0 0 1 11 0 s1 (|c60:15|74161:1|p74161:sub|:8)
33 24 B FF + t 0 0 0 0 6 4 0 s2 (|c60:15|74161:1|p74161:sub|:7)
31 26 B FF + t 0 0 0 0 6 11 0 s3 (|c60:15|74161:1|p74161:sub|:6)
28 28 B FF + t 0 0 0 0 6 11 0 s4 (|c60:15|74161:2|p74161:sub|:9)
26 30 B FF + t 0 0 0 0 6 11 0 s5 (|c60:15|74161:2|p74161:sub|:8)
25 31 B FF + t 0 0 0 0 6 1 0 s6 (|c60:15|74161:2|p74161:sub|:7)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\cpld1\clk60.rpt
clk60
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+----------- LC13 h1
| +--------- LC8 h2
| | +------- LC11 h3
| | | +----- LC12 h4
| | | | +--- LC1 h5
| | | | | +- LC2 s0
| | | | | |
| | | | | | Other LABs fed by signals
| | | | | | that feed LAB 'A'
LC | | | | | | | A B | Logic cells that feed LAB 'A':
LC13 -> * * * * * - | * - | <-- h1
LC8 -> * * * * * - | * - | <-- h2
LC11 -> * * * * * - | * - | <-- h3
LC12 -> - - - * * - | * - | <-- h4
LC1 -> * * * * * - | * - | <-- h5
Pin
43 -> - - - - - - | - - | <-- clk
1 -> - - - - - - | - - | <-- clr
LC21 -> * * * * * - | * * | <-- m0
LC19 -> * * * * * - | * * | <-- m1
LC18 -> * * * * * - | * * | <-- m3
LC17 -> * * * * * - | * * | <-- m4
LC22 -> * * * * * - | * * | <-- m5
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -