亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? clk60.rpt

?? lcd掃描
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                         e:\cpld1\clk60.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/18/2008 21:56:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

clk60     EPM7032SLC44-5   2        19       0      19      0           59 %

User Pins:                 2        19       0  



Project Information                                         e:\cpld1\clk60.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'clr' chosen for auto global Clear


Project Information                                         e:\cpld1\clk60.rpt

** FILE HIERARCHY **



|c60:15|
|c60:15|74161:1|
|c60:15|74161:1|p74161:sub|
|c60:15|74161:2|
|c60:15|74161:2|p74161:sub|
|c60:15|nand5:4|
|c60:16|
|c60:16|74161:1|
|c60:16|74161:1|p74161:sub|
|c60:16|74161:2|
|c60:16|74161:2|p74161:sub|
|c60:16|nand5:4|
|c24:14|
|c24:14|74161:1|
|c24:14|74161:1|p74161:sub|
|c24:14|74161:2|
|c24:14|74161:2|p74161:sub|


Device-Specific Information:                                e:\cpld1\clk60.rpt
clk60

***** Logic for device 'clk60' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                                
              E                                
              S                                
              E                                
              R                                
              V        V  G  c  G  c  G        
              E  s  h  C  N  l  N  l  N  m  m  
              D  0  5  C  D  r  D  k  D  4  3  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | m1 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | m0 
     GND | 10                                36 | m5 
RESERVED | 11                                35 | VCC 
      h2 | 12         EPM7032SLC44-5         34 | m2 
    #TMS | 13                                33 | s2 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | s3 
      h3 | 16                                30 | GND 
      h4 | 17                                29 | s1 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              h  R  R  R  G  V  R  s  s  m  s  
              1  E  E  E  N  C  E  6  5  6  4  
                 S  S  S  D  C  S              
                 E  E  E        E              
                 R  R  R        R              
                 V  V  V        V              
                 E  E  E        E              
                 D  D  D        D              


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                e:\cpld1\clk60.rpt
clk60

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     6/16( 37%)   8/16( 50%)   1/16(  6%)  10/36( 27%) 
B:    LC17 - LC32    13/16( 81%)  15/16( 93%)   1/16(  6%)  14/36( 38%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                            23/32     ( 71%)
Total logic cells used:                         19/32     ( 59%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   19/32     ( 59%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  9.89
Total fan-in:                                   188

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                     19
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     19
Total flipflops required:                       19
Total product terms required:                   43
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                e:\cpld1\clk60.rpt
clk60

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  clr


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                e:\cpld1\clk60.rpt
clk60

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  18     13    A         FF   +  t        0      0   0    0    9    5    0  h1 (|c24:14|74161:1|p74161:sub|:9)
  12      8    A         FF   +  t        0      0   0    0    9    5    0  h2 (|c24:14|74161:1|p74161:sub|:8)
  16     11    A         FF   +  t        0      0   0    0    9    5    0  h3 (|c24:14|74161:1|p74161:sub|:7)
  17     12    A         FF   +  t        0      0   0    0   10    2    0  h4 (|c24:14|74161:1|p74161:sub|:6)
   4      1    A         FF   +  t        1      0   1    0   10    5    0  h5 (|c24:14|74161:2|p74161:sub|:9)
  37     21    B         FF   +  t        0      0   0    0   10   12    0  m0 (|c60:16|74161:1|p74161:sub|:9)
  39     19    B         FF   +  t        0      0   0    0   10   12    0  m1 (|c60:16|74161:1|p74161:sub|:8)
  34     23    B         FF   +  t        1      0   1    0   11    4    0  m2 (|c60:16|74161:1|p74161:sub|:7)
  40     18    B         FF   +  t        0      0   0    0   11   12    0  m3 (|c60:16|74161:1|p74161:sub|:6)
  41     17    B         FF   +  t        0      0   0    0   11   12    0  m4 (|c60:16|74161:2|p74161:sub|:9)
  36     22    B         FF   +  t        0      0   0    0   11   12    0  m5 (|c60:16|74161:2|p74161:sub|:8)
  27     29    B         FF   +  t        0      0   0    0    6    1    0  m6 (|c60:16|74161:2|p74161:sub|:7)
   5      2    A         FF   +  t        0      0   0    0    0   12    0  s0 (|c60:15|74161:1|p74161:sub|:9)
  29     27    B         FF   +  t        0      0   0    0    1   11    0  s1 (|c60:15|74161:1|p74161:sub|:8)
  33     24    B         FF   +  t        0      0   0    0    6    4    0  s2 (|c60:15|74161:1|p74161:sub|:7)
  31     26    B         FF   +  t        0      0   0    0    6   11    0  s3 (|c60:15|74161:1|p74161:sub|:6)
  28     28    B         FF   +  t        0      0   0    0    6   11    0  s4 (|c60:15|74161:2|p74161:sub|:9)
  26     30    B         FF   +  t        0      0   0    0    6   11    0  s5 (|c60:15|74161:2|p74161:sub|:8)
  25     31    B         FF   +  t        0      0   0    0    6    1    0  s6 (|c60:15|74161:2|p74161:sub|:7)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                e:\cpld1\clk60.rpt
clk60

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                     Logic cells placed in LAB 'A'
        +----------- LC13 h1
        | +--------- LC8 h2
        | | +------- LC11 h3
        | | | +----- LC12 h4
        | | | | +--- LC1 h5
        | | | | | +- LC2 s0
        | | | | | | 
        | | | | | |   Other LABs fed by signals
        | | | | | |   that feed LAB 'A'
LC      | | | | | | | A B |     Logic cells that feed LAB 'A':
LC13 -> * * * * * - | * - | <-- h1
LC8  -> * * * * * - | * - | <-- h2
LC11 -> * * * * * - | * - | <-- h3
LC12 -> - - - * * - | * - | <-- h4
LC1  -> * * * * * - | * - | <-- h5

Pin
43   -> - - - - - - | - - | <-- clk
1    -> - - - - - - | - - | <-- clr
LC21 -> * * * * * - | * * | <-- m0
LC19 -> * * * * * - | * * | <-- m1
LC18 -> * * * * * - | * * | <-- m3
LC17 -> * * * * * - | * * | <-- m4
LC22 -> * * * * * - | * * | <-- m5

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
性欧美疯狂xxxxbbbb| 欧美精品一区二区三区四区| 99久久久久久| 日韩一区二区三区三四区视频在线观看 | 久久亚洲捆绑美女| 一区二区三区四区精品在线视频| 麻豆精品在线观看| 色哟哟欧美精品| 久久伊人蜜桃av一区二区| 国产精品亚洲一区二区三区在线| 欧美精品一二三| 亚洲情趣在线观看| 不卡一卡二卡三乱码免费网站| 91精品国产综合久久久蜜臀图片| 亚洲精品成人a在线观看| 国产91清纯白嫩初高中在线观看| 欧美xxxxx牲另类人与| 日韩电影在线观看电影| 欧美午夜精品久久久久久超碰| 国产女人水真多18毛片18精品视频| 日韩成人dvd| 久久麻豆一区二区| 国产激情偷乱视频一区二区三区 | 在线区一区二视频| 国产精品欧美极品| 国产91精品露脸国语对白| 亚洲人成网站影音先锋播放| 欧美理论在线播放| 国产不卡视频一区二区三区| 亚洲午夜私人影院| 欧美中文字幕一区二区三区亚洲| 日本美女视频一区二区| 国产精品动漫网站| 色伊人久久综合中文字幕| 日本va欧美va精品发布| 日韩精品一区二区三区视频播放| 日韩中文字幕1| 日韩一区二区三区在线| 成人av免费网站| 免费视频一区二区| 一二三四区精品视频| 久久精品一区二区三区不卡牛牛| 欧美猛男gaygay网站| 国产精品国产三级国产普通话99| 欧美放荡的少妇| 99免费精品在线| 亚洲国产另类精品专区| 国产日韩欧美亚洲| 日韩一区二区三| 欧美视频精品在线| aaa欧美日韩| 国产一区二三区好的| 中文字幕乱码久久午夜不卡| 99久久精品免费看国产免费软件| 久久国产精品一区二区| 国产精品欧美久久久久一区二区| 欧美一区二区三区公司| 国产一区二区三区美女| 五月婷婷色综合| 久久婷婷成人综合色| 欧美一区二区视频在线观看| 91久久精品一区二区二区| 日韩福利电影在线| 亚洲一区中文日韩| 久久久久久久综合色一本| 日韩欧美在线不卡| 欧美一区日韩一区| 777亚洲妇女| 欧美人妇做爰xxxⅹ性高电影| 色综合一区二区| 麻豆91免费观看| 秋霞电影一区二区| 免费观看日韩电影| 奇米色777欧美一区二区| 日韩 欧美一区二区三区| 亚洲va天堂va国产va久| 亚洲成人动漫av| 午夜精品久久久久久久99水蜜桃| 亚洲小说欧美激情另类| 亚洲国产精品嫩草影院| 亚洲成人中文在线| 亚洲国产毛片aaaaa无费看| 亚洲成人自拍一区| 日韩精品一二三四| 久久av中文字幕片| 国产精品一区一区| 福利一区二区在线观看| 97久久超碰国产精品| 91蜜桃视频在线| 国产二区国产一区在线观看| 国产成人免费在线视频| 成人午夜精品在线| 精品午夜一区二区三区在线观看| 亚洲综合自拍偷拍| 午夜视频在线观看一区二区| 日本伊人精品一区二区三区观看方式| 男女性色大片免费观看一区二区| 九一久久久久久| 成人在线视频一区二区| 91社区在线播放| 欧美三级日韩三级国产三级| 99综合电影在线视频| 色综合久久天天综合网| 欧美日韩高清在线播放| 久久色中文字幕| 亚洲色图欧美在线| 国产精品超碰97尤物18| 亚洲最大色网站| 狠狠狠色丁香婷婷综合久久五月| 日韩经典中文字幕一区| 国产一区 二区 三区一级| av在线播放成人| 欧美人与性动xxxx| 日本一区二区三区电影| 亚洲一区二区在线免费看| 麻豆国产一区二区| 96av麻豆蜜桃一区二区| 欧美一激情一区二区三区| 中文一区在线播放| 日韩国产欧美三级| av午夜精品一区二区三区| 欧美日韩国产一级| 亚洲国产精品激情在线观看| 亚洲va在线va天堂| www.在线成人| 精品国产一区二区在线观看| 亚洲男同1069视频| 国产一区二区三区四区五区入口 | 亚洲123区在线观看| 国产精品一区在线观看乱码| 欧美日韩国产高清一区二区 | 综合色天天鬼久久鬼色| 免费成人在线影院| 色婷婷综合久色| 久久久综合激的五月天| 香蕉av福利精品导航| 99国产一区二区三精品乱码| 日韩精品一区二区在线| 亚洲一区二区三区在线播放| 国产成人亚洲综合a∨婷婷| 91精品国产综合久久福利| 亚洲欧美日本在线| 国产高清在线观看免费不卡| 777午夜精品免费视频| 亚洲黄色免费网站| 成人黄色综合网站| 精品久久久久久久久久久院品网| 亚洲一区二区精品3399| av电影在线观看一区| 久久久久久久久久美女| 免费亚洲电影在线| 欧美午夜免费电影| 亚洲综合成人在线视频| 91免费版在线| 亚洲日本青草视频在线怡红院| 国内不卡的二区三区中文字幕| 91麻豆精品国产自产在线观看一区| 亚洲精品免费在线观看| 99久久99精品久久久久久| 国产调教视频一区| 国产精品18久久久久久久网站| 日韩午夜av一区| 免费看精品久久片| 日韩视频不卡中文| 免费成人在线播放| 欧美电影免费观看高清完整版| 午夜精品123| 91 com成人网| 日韩国产一区二| 欧美成人一区二区| 国产乱码字幕精品高清av| 久久亚洲二区三区| 国产高清久久久| 国产精品欧美一区喷水| 97精品国产露脸对白| 亚洲免费在线观看视频| 91久久线看在观草草青青| 亚洲国产一二三| 欧美精品一级二级| 久久99精品久久只有精品| 久久久久久久久97黄色工厂| 国产激情一区二区三区| 中文字幕中文字幕在线一区| 91丨porny丨首页| 亚洲成人综合网站| 欧美电影免费观看完整版| 国产一区久久久| 最新中文字幕一区二区三区 | 懂色av噜噜一区二区三区av| 国产精品福利影院| 日本精品裸体写真集在线观看 | 国产精品麻豆一区二区| 色综合天天视频在线观看| 亚洲大片一区二区三区| 日韩久久精品一区| 菠萝蜜视频在线观看一区| 亚洲在线观看免费| 日韩久久精品一区| 成人av免费在线播放| 午夜精品久久久久久久99水蜜桃|