亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clock.rpt

?? lcd掃描
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                          e:\cpld\clock.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/18/2008 20:45:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

clock     EPM7032SLC44-5   1        19       0      19      5           59 %

User Pins:                 1        19       0  



Project Information                                          e:\cpld\clock.rpt

** FILE HIERARCHY **



|c60:2|
|c60:2|74161:1|
|c60:2|74161:1|p74161:sub|
|c60:2|74161:2|
|c60:2|74161:2|p74161:sub|
|c60:2|nand5:4|
|c60:3|
|c60:3|74161:1|
|c60:3|74161:1|p74161:sub|
|c60:3|74161:2|
|c60:3|74161:2|p74161:sub|
|c60:3|nand5:4|
|c24:4|
|c24:4|74161:1|
|c24:4|74161:1|p74161:sub|
|c24:4|74161:2|
|c24:4|74161:2|p74161:sub|


Device-Specific Information:                                 e:\cpld\clock.rpt
clock

***** Logic for device 'clock' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                                
              E                                
              S                                
              E                                
              R                                
              V     c  V  G  G  G  G  G        
              E  h  l  C  N  N  N  N  N  m  m  
              D  3  k  C  D  D  D  D  D  1  3  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | m0 
      h5 |  8                                38 | #TDO 
RESERVED |  9                                37 | m4 
     GND | 10                                36 | m5 
RESERVED | 11                                35 | VCC 
      h4 | 12         EPM7032SLC44-5         34 | h1 
    #TMS | 13                                33 | h2 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | m2 
RESERVED | 16                                30 | GND 
      s0 | 17                                29 | s6 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  m  G  V  s  s  s  s  s  
              E  E  E  6  N  C  1  2  3  4  5  
              S  S  S     D  C                 
              E  E  E                          
              R  R  R                          
              V  V  V                          
              E  E  E                          
              D  D  D                          


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                 e:\cpld\clock.rpt
clock

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     5/16( 31%)   8/16( 50%)   4/16( 25%)  12/36( 33%) 
B:    LC17 - LC32    14/16( 87%)  16/16(100%)   4/16( 25%)  18/36( 50%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            24/32     ( 75%)
Total logic cells used:                         19/32     ( 59%)
Total shareable expanders used:                  5/32     ( 15%)
Total Turbo logic cells used:                   19/32     ( 59%)
Total shareable expanders not available (n/a):   3/32     (  9%)
Average fan-in:                                  11.84
Total fan-in:                                   225

Total input pins required:                       1
Total fast input logic cells required:           0
Total output pins required:                     19
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     19
Total flipflops required:                       19
Total product terms required:                   80
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           4

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                 e:\cpld\clock.rpt
clock

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0   19    0  clk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                 e:\cpld\clock.rpt
clock

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B         FF      t        1      1   0    1    9   19    0  h1 (|c24:4|74161:1|p74161:sub|:9)
  33     24    B         FF      t        1      1   0    1    9   19    0  h2 (|c24:4|74161:1|p74161:sub|:8)
   5      2    A         FF      t        1      1   0    1    9   19    0  h3 (|c24:4|74161:1|p74161:sub|:7)
  12      8    A         FF      t        2      1   1    1   10    2    0  h4 (|c24:4|74161:1|p74161:sub|:6)
   8      5    A         FF      t        3      1   1    1   10   19    0  h5 (|c24:4|74161:2|p74161:sub|:9)
  39     19    B         FF      t        0      0   0    1   14   12    0  m0 (|c60:2|74161:1|p74161:sub|:9)
  41     17    B         FF      t        0      0   0    1   14   12    0  m1 (|c60:2|74161:1|p74161:sub|:8)
  31     26    B         FF      t        2      0   1    1   15    4    0  m2 (|c60:2|74161:1|p74161:sub|:7)
  40     18    B         FF      t        0      0   0    1   15   12    0  m3 (|c60:2|74161:1|p74161:sub|:6)
  37     21    B         FF      t        0      0   0    1   15   12    0  m4 (|c60:2|74161:2|p74161:sub|:9)
  36     22    B         FF      t        0      0   0    1   15   12    0  m5 (|c60:2|74161:2|p74161:sub|:8)
  21     16    A         FF      t        0      0   0    1   10    1    0  m6 (|c60:2|74161:2|p74161:sub|:7)
  17     12    A         FF      t        1      1   0    1    4   12    0  s0 (|c60:3|74161:1|p74161:sub|:9)
  24     32    B         FF      t        1      1   0    1    5   11    0  s1 (|c60:3|74161:1|p74161:sub|:8)
  25     31    B         FF      t        2      1   0    1   10    4    0  s2 (|c60:3|74161:1|p74161:sub|:7)
  26     30    B         FF      t        1      1   0    1   10   11    0  s3 (|c60:3|74161:1|p74161:sub|:6)
  27     29    B         FF      t        1      1   0    1   10   11    0  s4 (|c60:3|74161:2|p74161:sub|:9)
  28     28    B         FF      t        1      1   0    1   10   11    0  s5 (|c60:3|74161:2|p74161:sub|:8)
  29     27    B         FF      t        1      1   0    1   10    1    0  s6 (|c60:3|74161:2|p74161:sub|:7)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                 e:\cpld\clock.rpt
clock

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                   Logic cells placed in LAB 'A'
        +--------- LC2 h3
        | +------- LC8 h4
        | | +----- LC5 h5
        | | | +--- LC16 m6
        | | | | +- LC12 s0
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'A'
LC      | | | | | | A B |     Logic cells that feed LAB 'A':
LC2  -> * * * * * | * * | <-- h3
LC8  -> - * * - - | * - | <-- h4
LC5  -> * * * * * | * * | <-- h5
LC16 -> - - - * - | * - | <-- m6

Pin
4    -> * * * * * | * * | <-- clk
LC23 -> * * * * * | * * | <-- h1
LC24 -> * * * * * | * * | <-- h2
LC19 -> * * * * - | * * | <-- m0
LC17 -> * * * * - | * * | <-- m1
LC18 -> * * * * - | * * | <-- m3
LC21 -> * * * * - | * * | <-- m4
LC22 -> * * * * - | * * | <-- m5


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                 e:\cpld\clock.rpt
clock

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                     Logic cells placed in LAB 'B'
        +--------------------------- LC23 h1
        | +------------------------- LC24 h2
        | | +----------------------- LC19 m0
        | | | +--------------------- LC17 m1
        | | | | +------------------- LC26 m2
        | | | | | +----------------- LC18 m3
        | | | | | | +--------------- LC21 m4
        | | | | | | | +------------- LC22 m5
        | | | | | | | | +----------- LC32 s1
        | | | | | | | | | +--------- LC31 s2
        | | | | | | | | | | +------- LC30 s3

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
26uuu精品一区二区在线观看| 91麻豆精品国产自产在线| 日韩精品高清不卡| 亚洲视频图片小说| 自拍av一区二区三区| 亚洲男人的天堂在线观看| 亚洲欧洲精品一区二区精品久久久 | 国产精品污网站| 日本一区二区久久| 国产精品系列在线| 中文字幕成人av| 夜夜爽夜夜爽精品视频| 五月婷婷激情综合| 美女一区二区在线观看| 国产一区二区三区av电影| 国产激情精品久久久第一区二区| 丁香啪啪综合成人亚洲小说| www.激情成人| 欧美三区在线观看| 日韩欧美一区二区视频| 精品国产a毛片| 自拍视频在线观看一区二区| 亚洲高清中文字幕| 精东粉嫩av免费一区二区三区| 国产一区在线观看麻豆| aaa亚洲精品| 欧美日韩一二区| 精品久久久久久亚洲综合网| 国产精品污污网站在线观看| 丝袜诱惑制服诱惑色一区在线观看| 麻豆国产精品官网| 一本久久综合亚洲鲁鲁五月天| 欧美一级欧美一级在线播放| 亚洲国产成人私人影院tom| 一区二区不卡在线播放| 狠狠色综合色综合网络| 一本久道久久综合中文字幕| 欧美一区午夜视频在线观看 | 一本到一区二区三区| 欧美一级欧美一级在线播放| 日韩一区中文字幕| 国产麻豆成人精品| 欧美日韩国产一级| 中文字幕欧美一区| 精品亚洲成a人| 精品视频999| 综合婷婷亚洲小说| 国产一区二区视频在线| 欧美一级精品在线| 亚洲激情在线播放| 成人激情视频网站| 日韩视频一区二区三区| 洋洋av久久久久久久一区| 粉嫩欧美一区二区三区高清影视| 日韩丝袜美女视频| 婷婷中文字幕一区三区| 色成人在线视频| 国产精品初高中害羞小美女文| 麻豆精品一区二区av白丝在线| 欧美日韩精品综合在线| 一区二区成人在线视频| 色域天天综合网| 亚洲精品国产a久久久久久| 成人免费视频免费观看| 精品动漫一区二区三区在线观看| 日日摸夜夜添夜夜添精品视频| 91成人国产精品| 亚洲激情成人在线| 99re8在线精品视频免费播放| 国产精品系列在线| 成人国产精品视频| 中文字幕一区免费在线观看| www.性欧美| 国产精品久久久久影院| 94-欧美-setu| 一区二区三区在线看| 欧美性色黄大片| 性欧美大战久久久久久久久| 欧美三级电影在线观看| 亚洲国产另类精品专区| 欧美日韩高清在线播放| 美腿丝袜亚洲三区| 26uuu国产在线精品一区二区| 精品在线播放免费| 欧美精品一区二| 粉嫩aⅴ一区二区三区四区| 国产区在线观看成人精品 | 韩国女主播成人在线| 日韩精品一区二| 国产99久久久国产精品| 国产精品萝li| 欧美亚洲精品一区| 男男视频亚洲欧美| 久久久久久电影| 99久久亚洲一区二区三区青草 | 日韩精品中文字幕一区| 国内不卡的二区三区中文字幕 | 在线观看一区日韩| 美女久久久精品| 国产日韩欧美亚洲| 日本大香伊一区二区三区| 日本中文一区二区三区| 国产日本一区二区| 欧美影视一区在线| 国产剧情一区二区| 亚洲精品ww久久久久久p站| 欧美一级日韩不卡播放免费| 成人一区二区三区视频| 一二三区精品视频| 国产人成一区二区三区影院| 欧美日韩中字一区| 国产成人综合精品三级| 亚洲成av人片在线观看| 久久日一线二线三线suv| 91视频免费观看| 麻豆freexxxx性91精品| 一区二区高清视频在线观看| 久久九九久精品国产免费直播| 在线视频你懂得一区| 国产精品系列在线观看| 香蕉久久一区二区不卡无毒影院 | 视频一区二区欧美| 国产精品视频一区二区三区不卡| 欧美人与禽zozo性伦| 成人av网站免费观看| 久久99精品国产91久久来源| 性欧美疯狂xxxxbbbb| 亚洲乱码国产乱码精品精可以看| 精品噜噜噜噜久久久久久久久试看 | 欧美精品一区二区蜜臀亚洲| 欧洲精品一区二区| heyzo一本久久综合| 国产一区二区三区四区五区美女| 亚洲不卡av一区二区三区| 国产精品久久午夜| 国产婷婷色一区二区三区四区| 91精品国产高清一区二区三区蜜臀| 91在线看国产| www.亚洲人| 成人午夜伦理影院| 国产精品一二一区| 久久综合综合久久综合| 日本vs亚洲vs韩国一区三区二区| 亚洲美女在线国产| 亚洲婷婷在线视频| 国产精品看片你懂得| 亚洲国产精品成人综合| 久久综合九色综合97婷婷女人| 欧美白人最猛性xxxxx69交| 欧美一级搡bbbb搡bbbb| 在线观看视频一区二区| 欧美视频中文字幕| 欧美在线一二三| 欧美优质美女网站| 欧美羞羞免费网站| 欧美视频一区二区在线观看| 欧美日韩一区不卡| 欧美天堂亚洲电影院在线播放| 欧美视频一区二区三区四区 | 日韩av网站免费在线| 午夜精品久久久久| 天堂精品中文字幕在线| 亚洲一区av在线| 亚洲午夜激情av| 日本欧美一区二区三区乱码| 日av在线不卡| 国产馆精品极品| 色综合天天性综合| 欧美日韩第一区日日骚| 欧美一区二区三区思思人| 亚洲精品一区二区三区福利| 国产日韩精品一区二区浪潮av| 国产精品久久福利| 18成人在线观看| 肉丝袜脚交视频一区二区| 国产呦萝稀缺另类资源| av激情综合网| 欧美日精品一区视频| 欧美大片在线观看| 欧美高清在线一区| 亚洲成人777| 国产 日韩 欧美大片| 欧美亚洲一区三区| 久久麻豆一区二区| 一区二区三区在线视频播放 | 亚洲小说春色综合另类电影| 美腿丝袜亚洲一区| 91免费国产在线观看| 91精品国产品国语在线不卡| 中文字幕乱码久久午夜不卡| 亚洲成a人片在线观看中文| 精久久久久久久久久久| 色偷偷成人一区二区三区91| 欧美哺乳videos| 亚洲国产综合人成综合网站| 国产一区欧美日韩| 欧美色视频一区| 中文字幕 久热精品 视频在线 | 亚洲欧洲日韩在线| 精品影院一区二区久久久|