亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? modelsim.ini

?? matlab在fpga中的應(yīng)用的三個(gè)具體事例
?? INI
字號(hào):
;
; Copyright Model Technology, a Mentor Graphics Corporation company 2003,
; All rights reserved.
;   
[Library]
others = $MODEL_TECH/../modelsim.ini

work = work[vcom]
; Turn on VHDL-1993 as the default. Default is off (VHDL-1987).
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explict enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1
; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1 

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

VHDL93 = 0NoDebug = 0CheckSynthesis = 0NoVitalCheck = 0Optimize_1164 = 1NoVital = 0Quiet = 0Show_source = 0DisableOpt = 0Show_Warning1 = 1Show_Warning2 = 1Show_Warning3 = 1Show_Warning4 = 1Show_Warning5 = 1[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turn on incremental compilation of modules. Default is off.
; Incremental = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

Quiet = 0Show_source = 0Protect = 0NoDebug = 0Hazard = 0UpCase = 0vlog95compat = 0DisableOpt = 0OptionFile = F:/xudong/mybook1/cht5/model/vlog.opt[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; Single value: 
; License = plus
; Multi-value: 
; License = noqueue plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not define for assertion level, use AssertionFormatBreak
; if assertion triggers a breakpoint (controlled by BreakOnAssertion level),
; otherwise use AssertionFormat.
;
; AssertionFormat = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatBreak   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatNote    = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail    = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal  = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format.
; For VHDL, PathSeparator = /
; For Verilog, PathSeparator = .
; Must not be the same character as DatasetSeparator.
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example: sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired, or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated; otherwise, open files on
; first read or write.  Default is 0.
; DelayFileOpen = 1

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less than the
;   current ulimit setting for max file descriptors.
;   0 = unlimited
ConcurrentFileLimit = 40

; Control the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.
; A value of zero tells VSIM to display the full name.
; The default is 0.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Do not quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is 1 (compressed).
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

; Specify default options for the restart command. Options can be one
; or more of: -force -nobreakpoint -nolist -nolog -nowave
; DefaultRestartOptions = -force

; HP-UX 10.20 ONLY - Enable memory locking to speed up large designs
; (> 500 megabyte memory footprint). Default is disabled.
; Specify number of megabytes to lock.
; LockedMemory = 1000

; Turn on (1) or off (0) WLF file compression.
; The default is 1 (compress WLF file).
; WLFCompress = 0

; Specify whether to save all design hierarchy (1) in the WLF file
; or only regions containing logged signals (0).
; The default is 0 (log only regions with logged signals).
; WLFSaveAllRegions = 1

; WLF file time limit.  Limit WLF file by time, as closely as possible,
; to the specified amount of simulation time.  When the limit is exceeded
; the earliest times get truncated from the file.
; If both time and size limits are specified the most restrictive is used.
; UserTimeUnits are used if time units are not specified.
; The default is 0 (no limit).  Example: WLFTimeLimit = {100 ms}
; WLFTimeLimit = 0

; WLF file size limit.  Limit WLF file size, as closely as possible,
; to the specified number of megabytes.  If both time and size limits
; are specified then the most restrictive is used.
; The default is 0 (no limit).
; WLFSizeLimit = 1000

; Specify whether or not a WLF file should be deleted when the 
; simulation ends.  A value of 1 will cause the WLF file to be deleted.
; The default is 0 (do not delete WLF file when simulation ends).
; WLFDeleteOnQuit = 1

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
;  Logic Modeling's hardware modeler SFI software (Linux)
; libsfi = <sfi_dir>/lib/linux/libsfi.so

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲日本一区二区| 日精品一区二区| 制服丝袜日韩国产| a级精品国产片在线观看| 日本 国产 欧美色综合| 国产精品二三区| 日韩欧美国产成人一区二区| 色偷偷久久人人79超碰人人澡 | 奇米精品一区二区三区在线观看一 | 亚洲欧美日韩国产综合在线| 91精品国产综合久久国产大片| 91香蕉国产在线观看软件| 另类中文字幕网| 婷婷综合另类小说色区| 亚洲手机成人高清视频| 久久久久9999亚洲精品| 日韩女优视频免费观看| 欧美日韩成人在线一区| 日本韩国欧美在线| 成人黄动漫网站免费app| 国产综合成人久久大片91| 亚洲成av人片观看| 亚洲一区在线看| 中文字幕中文字幕一区二区| 国产午夜精品一区二区三区嫩草 | 欧美电影免费观看高清完整版在线观看 | 国产精品初高中害羞小美女文| 欧美成人激情免费网| 欧美日韩小视频| 欧美性猛片aaaaaaa做受| 99久久久国产精品免费蜜臀| 高清视频一区二区| 国产精品一品视频| 国产一区欧美二区| 黑人巨大精品欧美一区| 麻豆成人久久精品二区三区红| 日韩精品亚洲专区| 日韩精品国产精品| 日韩中文字幕亚洲一区二区va在线| 亚洲综合免费观看高清在线观看| 亚洲欧美日韩中文播放| 亚洲精品免费看| 亚洲影视资源网| 亚洲一区二区三区四区中文字幕 | 同产精品九九九| 图片区小说区国产精品视频| 亚洲mv在线观看| 天堂蜜桃91精品| 日本vs亚洲vs韩国一区三区二区| 秋霞电影一区二区| 国产一区视频导航| 成人国产精品免费观看| 色综合中文字幕| 欧美性生活久久| 在线播放日韩导航| 精品国产精品一区二区夜夜嗨| 精品第一国产综合精品aⅴ| 久久精品无码一区二区三区| 中文字幕国产一区| 亚洲精品欧美激情| 午夜精品免费在线观看| 蜜桃av一区二区三区| 国产精品一区三区| 成人av在线一区二区| 欧美羞羞免费网站| 欧美xxxxx裸体时装秀| 久久精品人人做人人综合| 最新久久zyz资源站| 亚洲h精品动漫在线观看| 精品一区二区精品| 99视频国产精品| 在线精品视频免费播放| 精品入口麻豆88视频| 亚洲国产成人午夜在线一区| 亚洲乱码国产乱码精品精可以看 | 国产清纯白嫩初高生在线观看91 | 亚洲一区二区av电影| 六月丁香婷婷久久| youjizz国产精品| 欧美日韩一区二区三区不卡| 日韩欧美一区二区视频| 亚洲私人黄色宅男| 久久99精品一区二区三区| 成人动漫视频在线| 欧美一级生活片| 1000精品久久久久久久久| 琪琪久久久久日韩精品| 99在线热播精品免费| 日韩欧美国产一二三区| 亚洲人成网站影音先锋播放| 男人的天堂久久精品| eeuss国产一区二区三区| 日韩午夜在线影院| 一区二区三区四区av| 国产一本一道久久香蕉| 欧美日韩一区二区三区视频| 国产精品久久久一本精品| 蜜桃一区二区三区四区| 91免费版在线| 久久品道一品道久久精品| 亚洲成a人v欧美综合天堂下载 | 五月激情丁香一区二区三区| 成人激情图片网| 精品国产一区二区精华 | 国产精品资源站在线| 久久久国产精品午夜一区ai换脸| 亚洲美女视频一区| 国产91精品久久久久久久网曝门 | 成人sese在线| 久久天天做天天爱综合色| 日韩精品一级中文字幕精品视频免费观看| fc2成人免费人成在线观看播放 | av亚洲精华国产精华精华| 日韩欧美一级二级三级| 亚洲电影第三页| 91丨porny丨国产入口| 国产偷v国产偷v亚洲高清| 毛片av中文字幕一区二区| 欧美私人免费视频| 悠悠色在线精品| 91在线精品一区二区| 国产欧美一区二区精品性色超碰| 麻豆精品在线播放| 欧美一区日韩一区| 亚洲高清免费观看| 欧美日韩国产高清一区| 亚洲自拍另类综合| 欧日韩精品视频| 亚洲综合色丁香婷婷六月图片| 99re这里只有精品首页| 国产精品久久久久久久岛一牛影视| 国产精品888| 欧美激情一区二区三区全黄 | 在线成人av影院| 日日夜夜精品视频免费| 欧美精品久久一区| 日本欧美在线观看| 91精品国产综合久久久蜜臀图片 | 久久久另类综合| 激情综合色播五月| 精品91自产拍在线观看一区| 久久99久久精品欧美| 欧美精品一区二区三区一线天视频 | 老司机精品视频导航| 日韩午夜在线影院| 国产一区二区三区免费在线观看| 久久免费精品国产久精品久久久久| 国产在线播放一区二区三区| 久久九九全国免费| 91在线观看污| 亚洲自拍欧美精品| 91精品久久久久久久久99蜜臂| 免费视频最近日韩| 日韩一区二区免费高清| 国内精品视频一区二区三区八戒 | 久久一区二区三区国产精品| 国产.欧美.日韩| 亚洲三级免费电影| 欧美性一区二区| 久草中文综合在线| 国产免费成人在线视频| 色悠悠久久综合| 日本美女一区二区三区| 久久精品人人做| 在线观看国产91| 看电影不卡的网站| 国产精品久久久99| 精品视频色一区| 国产剧情av麻豆香蕉精品| 亚洲日本在线观看| 欧美一级理论片| 白白色亚洲国产精品| 视频一区欧美精品| 国产人久久人人人人爽| 色综合久久综合| 久久99国产精品麻豆| 亚洲精品少妇30p| 精品国产伦一区二区三区观看体验 | 国产精品88av| 亚洲国产日韩精品| 久久久国产精品午夜一区ai换脸| 91色|porny| 久久99久久精品| 亚洲一区在线观看视频| 久久精品综合网| 在线不卡的av| 99精品国产视频| 国产一区中文字幕| 亚洲va欧美va人人爽午夜| 久久精品视频在线看| 69堂亚洲精品首页| www.亚洲色图.com| 男女性色大片免费观看一区二区 | 亚洲国产日产av| 久久精品一区二区| 91麻豆精品91久久久久久清纯| 国产精品88av| 日本免费新一区视频| 一区二区视频在线| 国产亚洲福利社区一区|