亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200_inc.h

?? DM9161在ARM9200下的驅動源碼
?? H
?? 第 1 頁 / 共 5 頁
字號:
#define ST_CRTR         (36) // Current Real-time Register
// -------- ST_CR : (ST Offset: 0x0) System Timer Control Register -------- 
#define AT91C_ST_WDRST            (0x1 <<  0) // (ST) Watchdog Timer Restart
// -------- ST_PIMR : (ST Offset: 0x4) System Timer Period Interval Mode Register -------- 
#define AT91C_ST_PIV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
// -------- ST_WDMR : (ST Offset: 0x8) System Timer Watchdog Mode Register -------- 
#define AT91C_ST_WDV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
#define AT91C_ST_RSTEN            (0x1 << 16) // (ST) Reset Enable
#define AT91C_ST_EXTEN            (0x1 << 17) // (ST) External Signal Assertion Enable
// -------- ST_RTMR : (ST Offset: 0xc) System Timer Real-time Mode Register -------- 
#define AT91C_ST_RTPRES           (0xFFFF <<  0) // (ST) Real-time Timer Prescaler Value
// -------- ST_SR : (ST Offset: 0x10) System Timer Status Register -------- 
#define AT91C_ST_PITS             (0x1 <<  0) // (ST) Period Interval Timer Interrupt
#define AT91C_ST_WDOVF            (0x1 <<  1) // (ST) Watchdog Overflow
#define AT91C_ST_RTTINC           (0x1 <<  2) // (ST) Real-time Timer Increment
#define AT91C_ST_ALMS             (0x1 <<  3) // (ST) Alarm Status
// -------- ST_IER : (ST Offset: 0x14) System Timer Interrupt Enable Register -------- 
// -------- ST_IDR : (ST Offset: 0x18) System Timer Interrupt Disable Register -------- 
// -------- ST_IMR : (ST Offset: 0x1c) System Timer Interrupt Mask Register -------- 
// -------- ST_RTAR : (ST Offset: 0x20) System Timer Real-time Alarm Register -------- 
#define AT91C_ST_ALMV             (0xFFFFF <<  0) // (ST) Alarm Value Value
// -------- ST_CRTR : (ST Offset: 0x24) System Timer Current Real-time Register -------- 
#define AT91C_ST_CRTV             (0xFFFFF <<  0) // (ST) Current Real-time Value

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Power Management Controler
// *****************************************************************************
// *** Register offset in AT91S_PMC structure ***
#define PMC_SCER        ( 0) // System Clock Enable Register
#define PMC_SCDR        ( 4) // System Clock Disable Register
#define PMC_SCSR        ( 8) // System Clock Status Register
#define PMC_PCER        (16) // Peripheral Clock Enable Register
#define PMC_PCDR        (20) // Peripheral Clock Disable Register
#define PMC_PCSR        (24) // Peripheral Clock Status Register
#define PMC_MCKR        (48) // Master Clock Register
#define PMC_PCKR        (64) // Programmable Clock Register
#define PMC_IER         (96) // Interrupt Enable Register
#define PMC_IDR         (100) // Interrupt Disable Register
#define PMC_SR          (104) // Status Register
#define PMC_IMR         (108) // Interrupt Mask Register
// -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
#define AT91C_PMC_PCK             (0x1 <<  0) // (PMC) Processor Clock
#define AT91C_PMC_UDP             (0x1 <<  1) // (PMC) USB Device Port Clock
#define AT91C_PMC_MCKUDP          (0x1 <<  2) // (PMC) USB Device Port Master Clock Automatic Disable on Suspend
#define AT91C_PMC_UHP             (0x1 <<  4) // (PMC) USB Host Port Clock
#define AT91C_PMC_PCK0            (0x1 <<  8) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK1            (0x1 <<  9) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK2            (0x1 << 10) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK3            (0x1 << 11) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK4            (0x1 << 12) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK5            (0x1 << 13) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK6            (0x1 << 14) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK7            (0x1 << 15) // (PMC) Programmable Clock Output
// -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
// -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
// -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
#define AT91C_PMC_CSS             (0x3 <<  0) // (PMC) Programmable Clock Selection
#define 	AT91C_PMC_CSS_SLOW_CLK             (0x0) // (PMC) Slow Clock is selected
#define 	AT91C_PMC_CSS_MAIN_CLK             (0x1) // (PMC) Main Clock is selected
#define 	AT91C_PMC_CSS_PLLA_CLK             (0x2) // (PMC) Clock from PLL A is selected
#define 	AT91C_PMC_CSS_PLLB_CLK             (0x3) // (PMC) Clock from PLL B is selected
#define AT91C_PMC_PRES            (0x7 <<  2) // (PMC) Programmable Clock Prescaler
#define 	AT91C_PMC_PRES_CLK                  (0x0 <<  2) // (PMC) Selected clock
#define 	AT91C_PMC_PRES_CLK_2                (0x1 <<  2) // (PMC) Selected clock divided by 2
#define 	AT91C_PMC_PRES_CLK_4                (0x2 <<  2) // (PMC) Selected clock divided by 4
#define 	AT91C_PMC_PRES_CLK_8                (0x3 <<  2) // (PMC) Selected clock divided by 8
#define 	AT91C_PMC_PRES_CLK_16               (0x4 <<  2) // (PMC) Selected clock divided by 16
#define 	AT91C_PMC_PRES_CLK_32               (0x5 <<  2) // (PMC) Selected clock divided by 32
#define 	AT91C_PMC_PRES_CLK_64               (0x6 <<  2) // (PMC) Selected clock divided by 64
#define AT91C_PMC_MDIV            (0x3 <<  8) // (PMC) Master Clock Division
#define 	AT91C_PMC_MDIV_1                    (0x0 <<  8) // (PMC) The master clock and the processor clock are the same
#define 	AT91C_PMC_MDIV_2                    (0x1 <<  8) // (PMC) The processor clock is twice as fast as the master clock
#define 	AT91C_PMC_MDIV_3                    (0x2 <<  8) // (PMC) The processor clock is three times faster than the master clock
#define 	AT91C_PMC_MDIV_4                    (0x3 <<  8) // (PMC) The processor clock is four times faster than the master clock
// -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
// -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
#define AT91C_PMC_MOSCS           (0x1 <<  0) // (PMC) MOSC Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKA           (0x1 <<  1) // (PMC) PLL A Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKB           (0x1 <<  2) // (PMC) PLL B Status/Enable/Disable/Mask
#define AT91C_PMC_MCKRDY          (0x1 <<  3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK0RDY         (0x1 <<  8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK1RDY         (0x1 <<  9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK2RDY         (0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK3RDY         (0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK4RDY         (0x1 << 12) // (PMC) PCK4_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK5RDY         (0x1 << 13) // (PMC) PCK5_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK6RDY         (0x1 << 14) // (PMC) PCK6_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK7RDY         (0x1 << 15) // (PMC) PCK7_RDY Status/Enable/Disable/Mask
// -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
// -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
// -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Clock Generator Controler
// *****************************************************************************
// *** Register offset in AT91S_CKGR structure ***
#define CKGR_MOR        ( 0) // Main Oscillator Register
#define CKGR_MCFR       ( 4) // Main Clock  Frequency Register
#define CKGR_PLLAR      ( 8) // PLL A Register
#define CKGR_PLLBR      (12) // PLL B Register
// -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
#define AT91C_CKGR_MOSCEN         (0x1 <<  0) // (CKGR) Main Oscillator Enable
#define AT91C_CKGR_OSCTEST        (0x1 <<  1) // (CKGR) Oscillator Test
#define AT91C_CKGR_OSCOUNT        (0xFF <<  8) // (CKGR) Main Oscillator Start-up Time
// -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
#define AT91C_CKGR_MAINF          (0xFFFF <<  0) // (CKGR) Main Clock Frequency
#define AT91C_CKGR_MAINRDY        (0x1 << 16) // (CKGR) Main Clock Ready
// -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- 
#define AT91C_CKGR_DIVA           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVA_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVA_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLACOUNT      (0x3F <<  8) // (CKGR) PLL A Counter
#define AT91C_CKGR_OUTA           (0x3 << 14) // (CKGR) PLL A Output Frequency Range
#define 	AT91C_CKGR_OUTA_0                    (0x0 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_1                    (0x1 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_2                    (0x2 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_3                    (0x3 << 14) // (CKGR) Please refer to the PLLA datasheet
#define AT91C_CKGR_MULA           (0x7FF << 16) // (CKGR) PLL A Multiplier
#define AT91C_CKGR_SRCA           (0x1 << 29) // (CKGR) PLL A Source
// -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- 
#define AT91C_CKGR_DIVB           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVB_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVB_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLBCOUNT      (0x3F <<  8) // (CKGR) PLL B Counter
#define AT91C_CKGR_OUTB           (0x3 << 14) // (CKGR) PLL B Output Frequency Range
#define 	AT91C_CKGR_OUTB_0                    (0x0 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_1                    (0x1 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_2                    (0x2 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_3                    (0x3 << 14) // (CKGR) Please refer to the PLLB datasheet
#define AT91C_CKGR_MULB           (0x7FF << 16) // (CKGR) PLL B Multiplier
#define AT91C_CKGR_USB_96M        (0x1 << 28) // (CKGR) Divider for USB Ports
#define AT91C_CKGR_USB_PLL        (0x1 << 29) // (CKGR) PLL Use

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
// *****************************************************************************
// *** Register offset in AT91S_PIO structure ***
#define PIO_PER         ( 0) // PIO Enable Register
#define PIO_PDR         ( 4) // PIO Disable Register
#define PIO_PSR         ( 8) // PIO Status Register
#define PIO_OER         (16) // Output Enable Register
#define PIO_ODR         (20) // Output Disable Registerr
#define PIO_OSR         (24) // Output Status Register
#define PIO_IFER        (32) // Input Filter Enable Register
#define PIO_IFDR        (36) // Input Filter Disable Register
#define PIO_IFSR        (40) // Input Filter Status Register
#define PIO_SODR        (48) // Set Output Data Register
#define PIO_CODR        (52) // Clear Output Data Register
#define PIO_ODSR        (56) // Output Data Status Register
#define PIO_PDSR        (60) // Pin Data Status Register
#define PIO_IER         (64) // Interrupt Enable Register
#define PIO_IDR         (68) // Interrupt Disable Register
#define PIO_IMR         (72) // Interrupt Mask Register
#define PIO_ISR         (76) // Interrupt Status Register
#define PIO_MDER        (80) // Multi-driver Enable Register
#define PIO_MDDR        (84) // Multi-driver Disable Register
#define PIO_MDSR        (88) // Multi-driver Status Register
#define PIO_PPUDR       (96) // Pull-up Disable Register
#define PIO_PPUER       (100) // Pull-up Enable Register
#define PIO_PPUSR       (104) // Pad Pull-up Status Register
#define PIO_ASR         (112) // Select A Register
#define PIO_BSR         (116) // Select B Register
#define PIO_ABSR        (120) // AB Select Status Register
#define PIO_OWER        (160) // Output Write Enable Register
#define PIO_OWDR        (164) // Output Write Disable Register
#define PIO_OWSR        (168) // Output Write Status Register

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Debug Unit
// *****************************************************************************
// *** Register offset in AT91S_DBGU structure ***
#define DBGU_CR         ( 0) // Control Register
#define DBGU_MR         ( 4) // Mode Register
#define DBGU_IER        ( 8) // Interrupt Enable Register
#define DBGU_IDR        (12) // Interrupt Disable Register
#define DBGU_IMR        (16) // Interrupt Mask Register
#define DBGU_CSR        (20) // Channel Status Register

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
狠狠狠色丁香婷婷综合激情| 欧美激情资源网| 亚洲午夜电影网| 日本韩国精品在线| 国产精品久久久久久久蜜臀| 成人免费视频国产在线观看| 精品免费视频一区二区| 美女网站色91| 欧美日韩成人高清| 亚洲欧美日韩电影| 欧美中文字幕一区| 亚洲久本草在线中文字幕| 色综合久久综合网97色综合 | 91国偷自产一区二区开放时间| 久久久电影一区二区三区| 国产在线视频一区二区三区| 精品国产露脸精彩对白| 国产一区二区三区电影在线观看| 久久久久久亚洲综合影院红桃| 国产乱理伦片在线观看夜一区| 日韩欧美一区中文| 国产精一品亚洲二区在线视频| 国产亚洲综合性久久久影院| 国产成人av电影在线播放| 亚洲天堂成人在线观看| 色成人在线视频| 午夜精品国产更新| 精品乱人伦小说| www.亚洲色图.com| 亚洲综合精品自拍| 欧美日韩在线电影| 韩国av一区二区三区| 国产精品另类一区| 91在线丨porny丨国产| 亚洲高清免费一级二级三级| 精品日韩在线一区| 国产成人啪免费观看软件 | 日韩三级高清在线| 国产69精品久久99不卡| 亚洲一二三四久久| 日韩欧美综合在线| av在线不卡电影| 蜜臀av性久久久久av蜜臀妖精 | 不卡大黄网站免费看| 亚洲精品国久久99热| 欧美一级国产精品| 成人av网站免费| 日欧美一区二区| 国产精品理论片| 日韩欧美综合一区| 色综合色狠狠综合色| 久久国产三级精品| 中文字幕在线不卡一区二区三区| 5858s免费视频成人| 国产成人高清视频| 青青草成人在线观看| 亚洲欧洲性图库| 欧美videos大乳护士334| 色综合天天综合狠狠| 国产一区二区导航在线播放| 一区二区三区久久| 久久精品人人做| 欧美精品日韩精品| 色伊人久久综合中文字幕| 韩国一区二区视频| 天天色天天爱天天射综合| 中文字幕亚洲区| 久久蜜桃香蕉精品一区二区三区| 欧美剧在线免费观看网站| 99久久综合狠狠综合久久| 日韩精品免费视频人成| 亚洲免费观看高清完整版在线 | 成人黄页在线观看| 精品在线免费观看| 亚洲成人免费视| 亚洲永久免费av| 自拍偷拍国产精品| 国产日韩综合av| 久久久久青草大香线综合精品| 欧美一区二区三区白人| 在线一区二区视频| 色悠悠久久综合| heyzo一本久久综合| 国产精品一级片| 久久黄色级2电影| 男男视频亚洲欧美| 亚洲精品国久久99热| 亚洲欧美成人一区二区三区| 国产精品国产三级国产aⅴ入口| 久久亚洲一区二区三区四区| 日韩精品中文字幕在线一区| 欧美日韩综合不卡| 欧美日韩视频在线第一区| 在线一区二区三区四区五区| 色综合久久久久综合99| 色婷婷久久一区二区三区麻豆| av成人动漫在线观看| 99re在线精品| 色婷婷综合久久久中文一区二区| 91视频观看视频| 欧美午夜片在线看| 678五月天丁香亚洲综合网| 日韩视频免费观看高清完整版| 欧美一级精品大片| 精品国产免费一区二区三区四区 | 色综合久久综合网欧美综合网| 99久久精品国产一区| 91麻豆国产福利精品| 在线播放国产精品二区一二区四区 | 色综合天天综合狠狠| 欧美专区在线观看一区| 精品电影一区二区三区 | 一区二区在线免费观看| 蜜臀精品一区二区三区在线观看 | 亚洲综合丁香婷婷六月香| 另类小说一区二区三区| 91小视频免费看| 精品剧情v国产在线观看在线| 亚洲欧洲一区二区在线播放| 美女mm1313爽爽久久久蜜臀| 91亚洲国产成人精品一区二三| 欧美r级电影在线观看| 亚洲欧美在线另类| 久久99国内精品| 欧美日韩国产综合久久| 国产午夜精品一区二区| 天天色图综合网| 91浏览器入口在线观看| 日韩欧美国产电影| 亚洲综合精品久久| 国产99久久久国产精品潘金网站| 欧美天天综合网| 综合色中文字幕| 国产剧情一区二区三区| 日韩欧美在线不卡| 亚洲国产精品一区二区久久| eeuss鲁片一区二区三区| 日韩久久久精品| 日韩精品免费视频人成| 欧美亚洲国产bt| 国产精品久久三| 国产一区二区视频在线播放| 正在播放一区二区| 亚洲午夜激情av| 在线观看视频一区二区 | 久久综合久久综合九色| 日本欧美在线观看| 色综合天天综合狠狠| 中文字幕一区在线观看| 国产盗摄一区二区| 精品99999| 国产在线精品视频| 日韩视频中午一区| 免费国产亚洲视频| 日韩三级精品电影久久久| 偷拍亚洲欧洲综合| 欧美日韩视频在线观看一区二区三区 | 久久丁香综合五月国产三级网站 | 成人黄色在线网站| 久久精品夜色噜噜亚洲a∨| 精品亚洲porn| 精品卡一卡二卡三卡四在线| 精品亚洲成a人在线观看| 精品国产免费久久| 国产一区二区三区视频在线播放| 亚洲精品在线免费观看视频| 精品一区二区在线看| 精品久久久久久无| 国产在线视频精品一区| 国产日韩三级在线| 国产成人免费高清| 国产精品久久久久久一区二区三区| 成人h动漫精品一区二区| 日本一区二区电影| 91麻豆免费观看| 婷婷六月综合网| 欧美一区二区三区喷汁尤物| 麻豆精品视频在线观看| 久久蜜桃香蕉精品一区二区三区| 懂色av一区二区夜夜嗨| 中文字幕国产精品一区二区| 91美女蜜桃在线| 亚洲aaa精品| 精品国偷自产国产一区| 国产99久久久精品| 亚洲色图一区二区三区| 欧美日韩精品免费| 麻豆成人免费电影| 国产欧美精品一区二区色综合 | 亚洲成a人片综合在线| 这里只有精品视频在线观看| 麻豆国产欧美日韩综合精品二区 | 国产白丝网站精品污在线入口| 国产精品每日更新| 欧美体内she精视频| 国产裸体歌舞团一区二区| 中文字幕一区不卡| 7777精品伊人久久久大香线蕉经典版下载 | 91麻豆精品国产91久久久久久久久 | 国产欧美日产一区|