?? iirno.sim.rpt
字號:
Simulator report for iirno
Thu Apr 20 23:02:04 2006
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. Simulator INI Usage
6. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 20.0 us ;
; Simulation Netlist Size ; 1117 nodes ;
; Simulation Coverage ; 82.52 % ;
; Total Number of Transitions ; 146498 ;
+-----------------------------+--------------+
+--------------------------------------------------------------------+
; Simulator Settings ;
+-------------------------------------------------------+------------+
; Option ; Setting ;
+-------------------------------------------------------+------------+
; Simulation mode ; Functional ;
; Start time ; 0ns ;
; Add pins automatically to simulation output waveforms ; On ;
; Check outputs ; Off ;
; Report simulation coverage ; On ;
; Detect setup and hold time violations ; Off ;
; Detect glitches ; Off ;
; Estimate power consumption ; Off ;
; USE_COMPILER_SETTINGS ; iirno ;
; Automatically save/load simulation netlist ; Off ;
; Disable timing delays in Timing Simulation ; Off ;
+-------------------------------------------------------+------------+
+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.
+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage ;
+--------+------------+
+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
Info: Version 4.1 Build 181 06/29/2004 SJ Full Version
Info: Processing started: Thu Apr 20 23:02:03 2006
Info: Command: quartus_sim --import_settings_files=on --export_settings_files=off iirno -c iirno
Info: Overwriting simulation input file with simulation results
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[9] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[8] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[7] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[6] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[5] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[4] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[3] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[2] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[1] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name dataynbtemp[0] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[9] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[8] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[7] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[6] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[5] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[4] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[3] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[2] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[1] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn0bcs[0] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[9] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[8] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[7] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[6] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[5] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[4] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[3] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[2] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[1] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn1bcs[0] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[9] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[8] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[7] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[6] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[5] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[4] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[3] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[2] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[1] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regxn2bcs[0] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[9] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[8] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[7] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[6] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[5] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[4] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[3] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[2] in design.
Warning: Ignored node in vector source file. Can't find corresponding node name regyn0bcs[1] in design.
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -