亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? fsm.tan.qmsg

?? 有限狀態機的設計,包括仿真文件以及sof文件
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 6.1 Build 201 11/27/2006 SJ Full Version " "Info: Version 6.1 Build 201 11/27/2006 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Tue Aug 28 21:22:15 2007 " "Info: Processing started: Tue Aug 28 21:22:15 2007" {  } {  } 0 0 "Processing started: %1!s!" 0 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off FSM -c FSM --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off FSM -c FSM --timing_analysis_only" {  } {  } 0 0 "Command: %1!s!" 0 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "Clk " "Info: Assuming node \"Clk\" is an undefined clock" {  } { { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 3 -1 0 } } { "e:/program files/altera/61/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/altera/61/quartus/bin/Assignment Editor.qase" 1 { { 0 "Clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "Clk register register State\[0\]~reg0 Q~reg0 275.03 MHz Internal " "Info: Clock \"Clk\" Internal fmax is restricted to 275.03 MHz between source register \"State\[0\]~reg0\" and destination register \"Q~reg0\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "1.818 ns 1.818 ns 3.636 ns " "Info: fmax restricted to Clock High delay (1.818 ns) plus Clock Low delay (1.818 ns) : restricted to 3.636 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.303 ns + Longest register register " "Info: + Longest register to register delay is 1.303 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns State\[0\]~reg0 1 REG LC_X34_Y16_N7 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X34_Y16_N7; Fanout = 5; REG Node = 'State\[0\]~reg0'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "" { State[0]~reg0 } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.565 ns) + CELL(0.738 ns) 1.303 ns Q~reg0 2 REG LC_X34_Y16_N9 2 " "Info: 2: + IC(0.565 ns) + CELL(0.738 ns) = 1.303 ns; Loc. = LC_X34_Y16_N9; Fanout = 2; REG Node = 'Q~reg0'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "1.303 ns" { State[0]~reg0 Q~reg0 } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.738 ns ( 56.64 % ) " "Info: Total cell delay = 0.738 ns ( 56.64 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.565 ns ( 43.36 % ) " "Info: Total interconnect delay = 0.565 ns ( 43.36 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "1.303 ns" { State[0]~reg0 Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "1.303 ns" { State[0]~reg0 Q~reg0 } { 0.000ns 0.565ns } { 0.000ns 0.738ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk destination 7.789 ns + Shortest register " "Info: + Shortest clock path from clock \"Clk\" to destination register is 7.789 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns Clk 1 CLK PIN_2 4 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_2; Fanout = 4; CLK Node = 'Clk'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 3 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.609 ns) + CELL(0.711 ns) 7.789 ns Q~reg0 2 REG LC_X34_Y16_N9 2 " "Info: 2: + IC(5.609 ns) + CELL(0.711 ns) = 7.789 ns; Loc. = LC_X34_Y16_N9; Fanout = 2; REG Node = 'Q~reg0'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "6.320 ns" { Clk Q~reg0 } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 27.99 % ) " "Info: Total cell delay = 2.180 ns ( 27.99 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.609 ns ( 72.01 % ) " "Info: Total interconnect delay = 5.609 ns ( 72.01 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 Q~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk source 7.789 ns - Longest register " "Info: - Longest clock path from clock \"Clk\" to source register is 7.789 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns Clk 1 CLK PIN_2 4 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_2; Fanout = 4; CLK Node = 'Clk'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 3 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.609 ns) + CELL(0.711 ns) 7.789 ns State\[0\]~reg0 2 REG LC_X34_Y16_N7 5 " "Info: 2: + IC(5.609 ns) + CELL(0.711 ns) = 7.789 ns; Loc. = LC_X34_Y16_N7; Fanout = 5; REG Node = 'State\[0\]~reg0'" {  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "6.320 ns" { Clk State[0]~reg0 } "NODE_NAME" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 27.99 % ) " "Info: Total cell delay = 2.180 ns ( 27.99 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.609 ns ( 72.01 % ) " "Info: Total interconnect delay = 5.609 ns ( 72.01 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk State[0]~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 State[0]~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 Q~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } } { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk State[0]~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 State[0]~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" {  } { { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "1.303 ns" { State[0]~reg0 Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "1.303 ns" { State[0]~reg0 Q~reg0 } { 0.000ns 0.565ns } { 0.000ns 0.738ns } "" } } { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 Q~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } } { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "7.789 ns" { Clk State[0]~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "7.789 ns" { Clk Clk~out0 State[0]~reg0 } { 0.000ns 0.000ns 5.609ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "fmax restricted to Clock High delay (%1!s!) plus Clock Low delay (%2!s!) : restricted to %3!s!. Expand message to see actual delay path." 0 0}  } { { "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/altera/61/quartus/bin/TimingClosureFloorplan.fld" "" "" { Q~reg0 } "NODE_NAME" } } { "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/program files/altera/61/quartus/bin/Technology_Viewer.qrui" "" { Q~reg0 } {  } {  } "" } } { "FSM.v" "" { Text "F:/quartus/FPGA3/FSM.v" 23 0 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久国产成人午夜av影院| 国产精品久久影院| 亚洲风情在线资源站| 在线视频国内自拍亚洲视频| 亚洲欧美综合色| 91片黄在线观看| 亚洲色图欧美激情| 欧美在线综合视频| 一区二区高清在线| 欧美日韩高清一区二区不卡| 午夜精品成人在线视频| 欧美一级久久久| 国产在线精品视频| 中文字幕一区二区三中文字幕| 不卡的av中国片| 亚洲一区精品在线| 91精品国产综合久久蜜臀| 麻豆久久久久久| 久久精品夜色噜噜亚洲aⅴ| 成人高清免费在线播放| 亚洲毛片av在线| 91精品欧美一区二区三区综合在| 美腿丝袜亚洲三区| 中文字幕欧美国产| 91久久线看在观草草青青| 日日夜夜精品视频免费| 久久午夜羞羞影院免费观看| 成人免费毛片a| 亚洲午夜免费电影| 精品国产免费久久| 97久久精品人人做人人爽50路| 亚洲电影一区二区三区| 精品国产自在久精品国产| a级高清视频欧美日韩| 午夜精品久久久久久久久久| 精品av久久707| 色综合欧美在线| 精品一二三四区| 亚洲日本va午夜在线电影| 日韩一区二区麻豆国产| 不卡的av中国片| 免费在线观看成人| 亚洲欧美在线另类| 欧美不卡一二三| 99re在线视频这里只有精品| 精品影院一区二区久久久| 亚洲三级在线观看| 久久欧美中文字幕| 欧美性大战久久久| 成人免费观看视频| 久久福利资源站| 亚洲综合激情小说| 欧美激情一区二区三区不卡| 欧美一区二区视频在线观看2020 | 成人av网站在线观看免费| 亚洲国产精品久久人人爱| 欧美国产丝袜视频| 日韩亚洲欧美在线| 在线视频一区二区三| 成人精品免费网站| 国产在线播放一区| 日本美女一区二区| 亚洲一区av在线| 亚洲欧美视频一区| 国产精品毛片大码女人| 久久久久国产精品人| 91麻豆精品国产91久久久使用方法| 成人激情午夜影院| 国产一区二区视频在线| 青青草原综合久久大伊人精品 | 欧美成人猛片aaaaaaa| 欧美图片一区二区三区| 色综合久久久久网| 成人18视频日本| 成人免费观看视频| 成人动漫中文字幕| 不卡视频一二三四| 97se亚洲国产综合自在线观| av动漫一区二区| av电影在线观看一区| 99热这里都是精品| 99久久久久久| 色综合色综合色综合色综合色综合| 成人黄动漫网站免费app| 成人免费的视频| 91一区二区在线观看| 99国产精品久久久久| 日本高清不卡aⅴ免费网站| 91久久国产最好的精华液| 99热精品一区二区| 日本韩国精品一区二区在线观看| 色婷婷国产精品久久包臀| 日本高清无吗v一区| 欧美日韩在线播放三区| 911精品国产一区二区在线| 91精选在线观看| 日韩欧美的一区| 久久精品夜色噜噜亚洲aⅴ| 中国色在线观看另类| 亚洲天堂网中文字| 一区二区三区四区乱视频| 香港成人在线视频| 看电影不卡的网站| 国产精品99久久久久久久女警 | 97精品视频在线观看自产线路二 | 一本大道久久a久久综合婷婷| 日本乱人伦aⅴ精品| 欧美精品aⅴ在线视频| 日韩美一区二区三区| 久久天堂av综合合色蜜桃网| 中文字幕av一区 二区| 亚洲人妖av一区二区| 亚洲成人免费影院| 欧美aaaaaa午夜精品| 丁香激情综合国产| 色婷婷综合久久久久中文一区二区| 欧美人与z0zoxxxx视频| 欧美精品黑人性xxxx| 337p日本欧洲亚洲大胆色噜噜| 国产欧美一区二区三区在线看蜜臀| 最新中文字幕一区二区三区| 午夜伦欧美伦电影理论片| 国产一区二区三区四区五区美女 | 精品久久久久久久人人人人传媒| 久久久国产精品麻豆| 日韩美女久久久| 日本不卡免费在线视频| 成人美女在线观看| 日韩一级免费观看| 亚洲桃色在线一区| 久久成人免费电影| 色视频成人在线观看免| 久久五月婷婷丁香社区| 天天av天天翘天天综合网| 国产99精品在线观看| 欧美精品在欧美一区二区少妇| 国产女主播视频一区二区| 日韩精品一二三| 95精品视频在线| 久久青草国产手机看片福利盒子| 性久久久久久久久久久久| 成人黄色av电影| 精品国产91亚洲一区二区三区婷婷 | 高清视频一区二区| 欧美一区二区二区| 夜夜嗨av一区二区三区| 国产成人丝袜美腿| 日韩一级免费一区| 午夜精品久久久久久久| 色综合天天综合狠狠| 国产精品理论片| 狠狠狠色丁香婷婷综合激情| 欧美日韩精品一区二区三区四区| 中文字幕亚洲在| 国产suv精品一区二区6| 日韩精品一区二区三区swag | 国产电影一区二区三区| 91精品国产aⅴ一区二区| 一区二区成人在线| 99精品1区2区| 最新中文字幕一区二区三区| 成人性视频网站| 免费在线欧美视频| 日本伦理一区二区| 亚洲免费观看高清在线观看| 成人久久久精品乱码一区二区三区| 欧美精品一区二区在线播放| 捆绑变态av一区二区三区| 777午夜精品视频在线播放| 亚洲国产精品影院| 色94色欧美sute亚洲线路二| 一区二区三区中文字幕| 色婷婷av一区二区| 国产精品白丝在线| 91香蕉视频mp4| 中文字幕在线观看不卡| 9色porny自拍视频一区二区| 国产日韩欧美在线一区| 国产成人免费网站| 国产精品久久一级| 91在线国产观看| 一区二区三区在线视频观看| 在线视频国产一区| 亚洲午夜久久久久| 日韩一区二区三区电影在线观看 | 色综合色综合色综合色综合色综合 | 97se亚洲国产综合自在线不卡| 国产精品毛片无遮挡高清| 成人av网站在线| 一区二区成人在线| 欧美一区二区三区男人的天堂| 麻豆91在线观看| 国产偷国产偷精品高清尤物| 成人av在线资源| 亚洲综合小说图片| 91精品国产综合久久国产大片 | 亚洲激情图片小说视频| 欧美日韩一本到| 精品一二三四在线| 亚洲欧美精品午睡沙发|