亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mtx.h

?? mtx604在vxworks下的bsp源代碼
?? H
?? 第 1 頁 / 共 3 頁
字號:
/* mtx.h - Motorola MTX PowerPlus board header *//* Copyright 1984-2002 Wind River Systems, Inc. *//* Copyright 1996,1997,1998, 1999 Motorola, Inc. All Rights Reserved *//*modification history--------------------01d,10jul02,pmr  SPR 79573: defines for SCSI component.01c,09jul02,jrp  Fixed PCI write posting problem on boot (SPR #78589).01b,16sep01,dat  Use of WRS_ASM macro01a,02jun99,dmw  Created based on mv2600.h, 01h,19jan99.*//*This file contains I/O addresses and related constants for theMotorola PowerPlus MTX board family. */#ifndef	INCmtxh#define	INCmtxh#ifdef __cplusplusextern "C" {#endif/* ATA/EIDE support */#include "drv/pcmcia/pccardLib.h"#include "drv/hdisk/ataDrv.h"/* Floppy disk support */#define FD_MAX_DRIVES 	4#define FD_BASE_ADDR	pc87303_FDC	/* See super I/O section */#define FD_DMA_CHAN	2#ifdef	INCLUDE_FD#   ifndef	INCLUDE_DOSFS#       define	INCLUDE_DOSFS	/* file system to be used */#   endif#   ifndef	INCLUDE_ISADMA#       define	INCLUDE_ISADMA	/* uses ISA DMA driver */#   endif#endif/* Boot Line parameters are stored in the 2nd 256 byte block */#undef	NV_BOOT_OFFSET#define NV_BOOT_OFFSET		256 /* skip 1st 256 bytes */#define NV_RAM_SIZE    		BBRAM_SIZE		#define NV_RAM_ADRS    		((char *) BBRAM_ADRS)#define NV_RAM_INTRVL           1/* PCI to PCI bridge setup values */#define P2P_IO_SPACE_BASE_ADRS  ((P2P_IO_BASE & 0x0000F000) >> 8)#define P2P_IO_SPACE_LIMIT_ADRS ((P2P_IO_BASE + P2P_IO_SIZE - 1) & 0x0000F000)#define P2P_IO_HI16_BASE_ADRS   ((P2P_IO_BASE & 0xFFFF0000) >> 16)#define P2P_IO_HI16_LIMIT_ADRS  ((P2P_IO_BASE + P2P_IO_SIZE - 1) & 0xFFFF0000)#define P2P_NPMEM_SPACE_BASE_ADRS ((P2P_NONPREF_MEM_BASE & 0xFFFF0000) >> 16)#define P2P_NPMEM_SPACE_LIMIT_ADRS ((P2P_NONPREF_MEM_BASE + \                                     P2P_NONPREF_MEM_SIZE - 1) & 0xFFFF0000)#define P2P_PREF_MEM_BASE_ADRS  ((P2P_PREF_MEM_BASE & 0xFFFF0000) >> 16)#define P2P_PREF_MEM_LIMIT_ADRS ((P2P_PREF_MEM_BASE + P2P_PREF_MEM_SIZE - 1) & \                                 0xFFFF0000)/* PCI I/O function defines */#define INT_NUM_IRQ0            INT_VEC_IRQ0#ifndef _ASMLANGUAGEextern	UINT sysGetBusSpd (void);#ifndef PCI_IN_BYTE#define PCI_IN_BYTE(x)          sysPciInByte (x)IMPORT  UINT8                   sysPciInByte  (UINT32 address);#endif#ifndef PCI_IN_WORD#define PCI_IN_WORD(x)          sysPciInWord (x)IMPORT  UINT16                  sysPciInWord  (UINT32 address);#endif#ifndef PCI_IN_LONG#define PCI_IN_LONG(x)          sysPciInLong (x)IMPORT  UINT32                  sysPciInLong  (UINT32 address);#endif#ifndef PCI_OUT_BYTE#define PCI_OUT_BYTE(x,y)       sysPciOutByteConfirm (x,y)IMPORT  void                    sysPciOutByte (UINT32 address, UINT8  data);IMPORT  void                    sysPciOutByteConfirm (UINT32 address, UINT8  data);#endif#ifndef PCI_OUT_WORD#define PCI_OUT_WORD(x,y)       sysPciOutWordConfirm (x,y)IMPORT  void                    sysPciOutWord (UINT32 address, UINT16 data);IMPORT  void                    sysPciOutWordConfirm (UINT32 address, UINT16 data);#endif#ifndef PCI_OUT_LONG#define PCI_OUT_LONG(x,y)       sysPciOutLongConfirm (x,y)IMPORT  void                    sysPciOutLong (UINT32 address, UINT32 data);IMPORT  void                    sysPciOutLongConfirm (UINT32 address, UINT32 data);#endif#endif  /* _ASMLANGUAGE *//* Cache Line Size - 32 32-bit value = 128 bytes */#define PCI_CLINE_SZ		0x20/* Latency Timer value - 255 PCI clocks */#define PCI_LAT_TIMER		0xff/* clock rates *//* Calculate Memory Bus Rate in Hertz */#define MEMORY_BUS_SPEED                (sysGetBusSpd() * 1000000)/* System clock (decrementer counter) frequency determination */#define DEC_CLOCK_FREQ          ((sysGetBusSpd()==67)?66666666:33333333)/* CIO clocks and stuff */#define CIO_RESET_DELAY		5000#define ZCIO_HZ			2500000 /* 2.5 MHz clock */#define CIO_INT_VEC		9#define Z8536_TC		ZCIO_HZ/* * The PowerPC Decrementer is used as the system clock. * It is always included in this BSP.  The following defines * are used by the system clock library. */#define SYS_CLK_RATE_MIN  	10		/* minimum system clock rate */#define SYS_CLK_RATE_MAX  	5000		/* maximum system clock rate *//* * This macro returns the positive difference between two unsigned ints. * Useful for determining delta between two successive decrementer reads. */#define DELTA(a,b)	( abs((int)a - (int)b) )/* * Auxiliary Clock support is an optional feature that is not supported * by all BSPs.  The following defines are used by the aux clock library. */#define AUX_CLK_RATE_MIN  	40		/* min auxiliary clock */#define AUX_CLK_RATE_MAX	5000		/* max auxiliary clock rate *//* Common I/O synchronizing instructions */#ifndef EIEIO_SYNC#define EIEIO_SYNC  WRS_ASM(" eieio; sync")#endif  /* EIEIO_SYNC */#ifndef EIEIO#define EIEIO    WRS_ASM(" eieio")#endif  /* EIEIO *//* Translation macro */#define TRANSLATE(x,y,z)\        ((UINT)(x) - (UINT)(y) + (UINT)(z))/* Legacy ISA space size. Reserved for kybd, com1, com2,... */#define ISA_LEGACY_SIZE		0x00004000#define ISA_MSTR_IO_SIZE	0x00010000	/* 64 kbytes (includes legacy) */#define ISA_MSTR_IO_BUS		0x00000000	/* must be zero */#define PCI_MSTR_MEMIO_BUS	0x00000000	/* 0 based addressing *//* Extended PCI address map. */#ifdef EXTENDED_PCI/* ISA I/O space within PCI I/O space (includes ISA legacy space) */#    define ISA_MSTR_IO_LOCAL	0xfd000000  /* base of ISA I/O space *//* Access to PCI nonprefetchable memory space (including ISA memory space) */#    define PCI_MSTR_MEMIO_LOCAL	0x40000000#else /* PReP map *//* ISA I/O space within PCI I/O space (includes ISA legacy space) */#    define ISA_MSTR_IO_LOCAL	0x80000000/* Access to PCI nonprefetchable memory space (including ISA memory space) */#    define PCI_MSTR_MEMIO_LOCAL	0xc0000000   /* base of ISA mem space */#endif /* EXTENDED_PCI *//* For backward compatibility */#define CPU_PCI_ISA_IO_ADRS	ISA_MSTR_IO_LOCAL/* PCI I/O space (above ISA I/O space) *//* * NOTE: (PCI_MSTR_IO_LOCAL+PCI_MSTR_IO_SIZE) must be less than *        PCI_MSTR_MEMIO_LOCAL to prevent overlap. */#define PCI_MSTR_IO_LOCAL	(ISA_MSTR_IO_LOCAL+ISA_MSTR_IO_SIZE)#define PCI_MSTR_IO_BUS		(TRANSLATE(PCI_MSTR_IO_LOCAL,\				 ISA_MSTR_IO_LOCAL,\				 ISA_MSTR_IO_BUS))/* PCI (pre-fetchable) Memory space (above ISA memory space) */#define PCI_MSTR_MEM_LOCAL	(PCI_MSTR_MEMIO_LOCAL+PCI_MSTR_MEMIO_SIZE)#define PCI_MSTR_MEM_BUS	(TRANSLATE(PCI_MSTR_MEM_LOCAL,\				 PCI_MSTR_MEMIO_LOCAL,\				 PCI_MSTR_MEMIO_BUS))#ifndef INCLUDE_MPIC/* * All starting addresses are correct except for CPU_PCI_IACK_ADRS. * This address was selected to allow a minimum 8k memory range * for the MMU table entry. */#define CPU_PCI_IACK_ADRS	0xbfffe000	/* covers PCI IACK space */						/* base = 0xbffffff0; */#define CPU_PCI_IACK_SIZE	0x00002000	/* 8 kbytes */#define MPIC_ADDR(reg)		(MPIC_BASE_ADRS + reg)#define MPIC_GLOBAL_CONFIG_REG	0x01020#define RESET_CNTRLR		0x80000000#endif  /* !INCLUDE_MPIC *//* Base address of HW devices as seen from CPU */#define FALCON_BASE_ADRS	0xfef80000#define FALCON_REG_SIZE		0x00010000#define FALCON_BASE_UPPER_ADRS	(FALCON_BASE_ADRS>>16)#define FALCON_DRAM_ATTR	0xfef80010#define FALCON_RESET_STAT_U	0xfef80400#define RAVEN_BASE_ADRS		0xfeff0000#define RAVEN_REG_SIZE		0x00010000#define FLASH_BASE_ADRS		0xFF000000#define FLASH_MEM_SIZE		0x01000000/* MPIC configuration defines */#define MPIC_BASE_ADRS		0xfc000000#define MPIC_REG_SIZE		0x00040000#ifndef EXTENDED_PCI#define MPIC_PCI_BASE_ADRS	( MPIC_BASE_ADRS - PCI_MSTR_MEMIO_LOCAL )#else#define MPIC_PCI_BASE_ADRS	MPIC_BASE_ADRS#endif /* EXTENDED_PCI *//* memory map as seen on the PCI bus */#define PCI_CNFG_ADRS		0x00800000      /* base of PCI config space */#define PCI2DRAM_BASE_ADRS	0x80000000      /* memory seen from PCI bus *//* * Primary PCI bus configuration space address and data register addresses * as seen by the CPU on the local bus. */#define PCI_PRIMARY_CAR		(ISA_MSTR_IO_LOCAL + 0xCF8) /* cfg addr reg */#define PCI_PRIMARY_CDR		(ISA_MSTR_IO_LOCAL + 0xCFC) /* cfg data reg *//* PCI Device/Vendor IDs */#define PCI_ID_RAVEN		0x48011057      /* Id for RAVEN ASIC */#define PCI_ID_IBC		0x056510ad      /* Id for W83C553 PIB */#define PCI_ID_LN_DEC21040	0x00021011      /* Id DEC chip 21040 */#define PCI_ID_LN_DEC21140	0x00091011      /* Id DEC chip 21140 */#define PCI_ID_LN_DEC21143	0x00191011      /* Id DEC chip 21143 */#define PCI_ID_BR_DEC21150	0x00221011      /* Id DEC 21150 PCI bridge */#define PCI_ID_NCR810		0x00011000      /* Id for SYM53C810A Chip */#define PCI_ID_NCR860		0x00061000      /* Id for SYM53C860 Chip */#define PCI_ID_NCR875		0x000f1000      /* Id for SYM53C875 Chip */#define PCI_ID_SCSI		PCI_ID_NCR875	/* Id for Primary SCSI */#define PCI_ID_SEC_SCSI		PCI_ID_NCR825	/* Id for Secondary SCSI */#define PCI_ID_IDE		0x010510ad      /* Id for W83C553 IDE */#define PCI_ID_NCR825		0x00031000      /* Id for SYM53C825/75 Chips*/#define PCI_ID_5434		0x00a81013      /* Id for CL-GD534 chip */#define PCI_ID_5436		0x00ac1013      /* Id for CL-GD536 chip */#define PCI_ID_USB		0x30381106      /* USB (function 2 of PBC) */#define PCI_ID_PM		0x30401106      /* Power Mgmt (func 3 of PBC *//* Base address register defines */#define PCI_BASEADDR_IO		(1<<0)  /* PCI I/O space */#define PCI_BASEADDR_MEM	(0<<0)  /* PCI Memory space */#define PCI_BASEADDR_MEM_TYPE	(3<<1)  /* memory type mask */#define PCI_BASEADDR_MEM_32BIT	(0<<1)  /* map anywhere in 32-bit addr space */#define PCI_BASEADDR_MEM_ONEMEG	(1<<1)  /* map below 1MB */#define PCI_BASEADDR_MEM_64BIT	(2<<1)  /* map anywhere in 64-bit addr space */#define PCI_BASEADDR_MEM_PREFETCH	(1<<3)  /* prefetchable *//* cmd_reg defines */#define PCI_CMDREG_IOSP		(1<<0)  /* Enable IO space accesses */#define PCI_CMDREG_MEMSP	(1<<1)  /* Enable MEM space accesses */#define PCI_CMDREG_MASTR	(1<<2)  /* Enable PCI Mastership */#define PCI_CMDREG_SPCYC	(1<<3)  /* Monitor special cycles */#define PCI_CMDREG_MEMWINV	(1<<4)  /* Enable memory write and invalidate */#define PCI_CMDREG_VGASNP	(1<<5)  /* Enable VGA palette snooping */#define PCI_CMDREG_PERR		(1<<6)  /* Enable Parity error response */#define PCI_CMDREG_STEP		(1<<7)  /* Enable address/data stepping */#define PCI_CMDREG_SERR		(1<<8)  /* Enable SERR driver */#define PCI_CMDREG_FSTB2B	(1<<9)  /* Enable back to back transactions *//* PCI Space Definitions  -- For configuring the RAVEN *//* PPC Slave Attribute bit definitions */#define CPU2PCI_ATTR_REN	(1<<7)  /* Read enable */#define CPU2PCI_ATTR_WEN	(1<<6)  /* Write enable */#define CPU2PCI_ATTR_WPEN	(1<<4)  /* Write post enable */#define CPU2PCI_ATTR_MEM	(1<<1)  /* PCI memory cycle */#define CPU2PCI_ATTR_IOM	(1<<0)  /* PCI I/O mode *//* CPU to PCI definitions */#define CPU2PCI_MSATT_MEM	( CPU2PCI_ATTR_REN | CPU2PCI_ATTR_WEN | \				  CPU2PCI_ATTR_MEM )#define CPU2PCI_MSATT_IO	( CPU2PCI_ATTR_REN | CPU2PCI_ATTR_WEN )#define CPU2PCI_MSATT_DISABLED  ( CPU2PCI_MSATT_MEM & ~( CPU2PCI_ATTR_REN | \						         CPU2PCI_ATTR_WEN ) )#ifndef EXTENDED_PCI/* STANDARD ( PReP ) mapping of PCI space *//* disable PCI address space 0 */#define CPU2PCI_ADDR0_START_VAL 0x0000#define CPU2PCI_ADDR0_END_VAL   0x0000#define CPU2PCI_OFFSET0_VAL     ((0x0-CPU2PCI_ADDR0_START_VAL) & 0xffff)#define CPU2PCI_MSATT0_VAL      CPU2PCI_MSATT_DISABLED/* disable PCI address space 1 */#define CPU2PCI_ADDR1_START_VAL 0x0000#define CPU2PCI_ADDR1_END_VAL   0x0000#define CPU2PCI_OFFSET1_VAL     ((0x0-CPU2PCI_ADDR1_START_VAL) & 0xffff)#define CPU2PCI_MSATT1_VAL      CPU2PCI_MSATT_DISABLED/* setup address space 2 for PCI MEM space */#define CPU2PCI_ADDR2_START_VAL	(PCI_MSTR_MEMIO_LOCAL >> 16)#define CPU2PCI_ADDR2_END_VAL	((MPIC_BASE_ADRS + 0x00ff0000) >> 16)#define CPU2PCI_OFFSET2_VAL		((0x0-CPU2PCI_ADDR2_START_VAL) & 0xffff)/* setup address space 3 for PCI I/O space */#define CPU2PCI_ADDR3_START_VAL	(ISA_MSTR_IO_LOCAL    >> 16)#define CPU2PCI_ADDR3_END_VAL	((PCI_MSTR_MEMIO_LOCAL - 1) >> 16)#define CPU2PCI_OFFSET3_VAL		((0x0-CPU2PCI_ADDR3_START_VAL) & 0xffff)#else

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美久久久| 综合av第一页| 国产精品美女久久福利网站 | 亚洲欧美综合在线精品| 亚洲国产aⅴ成人精品无吗| 国产福利91精品| 欧美乱熟臀69xxxxxx| 国产精品欧美一区喷水| 麻豆成人久久精品二区三区小说| 91香蕉视频污| 国产人成一区二区三区影院| 美女高潮久久久| 欧美日韩国产bt| 亚洲最大成人网4388xx| 91丨porny丨最新| 中文一区在线播放| 国产麻豆成人传媒免费观看| 欧美日韩1区2区| 亚洲一区二区三区视频在线播放| 成人免费av在线| 国产欧美日韩亚州综合| 久久不见久久见免费视频7| 欧美精品在线观看一区二区| 亚洲综合男人的天堂| 91欧美一区二区| 亚洲欧美色图小说| 99精品视频一区| 亚洲欧美激情一区二区| 91色porny蝌蚪| 亚洲人成在线播放网站岛国| av午夜一区麻豆| 亚洲欧洲日韩一区二区三区| 床上的激情91.| 国产精品久久久久婷婷| 成人av网站在线| 国产精品不卡在线| 成人黄色大片在线观看| 亚洲人精品午夜| 精品视频一区二区不卡| 天堂久久久久va久久久久| 欧美丰满嫩嫩电影| 精品无码三级在线观看视频| 久久亚洲综合色| 成人黄页毛片网站| 成人欧美一区二区三区白人| 91丨porny丨蝌蚪视频| 亚洲综合久久av| 91精品免费在线| 精品综合免费视频观看| 久久久激情视频| 99国产精品久久| 亚洲国产cao| 久久久久久久久蜜桃| 成人午夜大片免费观看| 亚洲精品久久7777| 91精品国产免费| 国产一区二区在线观看免费| 国产精品久久久久久久久免费桃花| 97久久精品人人爽人人爽蜜臀 | 久久电影网站中文字幕| 国产日产精品一区| 在线视频你懂得一区二区三区| 日韩制服丝袜av| 国产蜜臀97一区二区三区| 91美女视频网站| 美国欧美日韩国产在线播放| 国产精品毛片久久久久久久| 欧美少妇性性性| 国产丶欧美丶日本不卡视频| 一区二区三区免费看视频| 日韩西西人体444www| 成a人片国产精品| 天堂av在线一区| 亚洲国产精品黑人久久久| 欧美视频一区在线观看| 国产成人av福利| 日韩精品五月天| 亚洲欧美日韩在线播放| 26uuu欧美日本| 欧美视频在线一区二区三区| 国产盗摄精品一区二区三区在线| 亚洲夂夂婷婷色拍ww47| 国产午夜精品一区二区三区四区| 欧美色手机在线观看| 成人性视频免费网站| 日韩中文字幕区一区有砖一区| 中文字幕日韩av资源站| 日韩三级.com| 欧美日韩电影在线播放| 91麻豆精东视频| 国产很黄免费观看久久| 秋霞影院一区二区| 亚洲电影视频在线| 1区2区3区国产精品| 国产视频在线观看一区二区三区| 91精品国产综合久久国产大片| 99久久精品国产精品久久| 国产一区二区三区久久久| 日本视频一区二区| 亚洲成人动漫在线免费观看| 亚洲男人电影天堂| 一区二区中文视频| 国产精品不卡在线| 中文字幕亚洲区| 中国色在线观看另类| 26uuu色噜噜精品一区| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 久久精品国产**网站演员| 亚洲午夜在线观看视频在线| 一区二区三区中文字幕在线观看| 中文字幕一区二区不卡| 中文字幕在线免费不卡| 成人免费一区二区三区视频| 一区在线观看视频| 亚洲视频中文字幕| 日韩伦理电影网| 悠悠色在线精品| 午夜国产不卡在线观看视频| 亚洲国产cao| 男人的j进女人的j一区| 蜜臂av日日欢夜夜爽一区| 久久精品国产秦先生| 久久99久国产精品黄毛片色诱| 久久国产欧美日韩精品| 国产一区二区三区美女| 国产大陆亚洲精品国产| 99久久婷婷国产综合精品| 99精品一区二区| 欧美三级电影精品| 日韩免费视频一区二区| 久久久久久一级片| ㊣最新国产の精品bt伙计久久| 亚洲美女淫视频| 日韩激情视频网站| 国产经典欧美精品| 日本韩国精品一区二区在线观看| 欧美视频自拍偷拍| 精品播放一区二区| 国产精品福利一区二区三区| 一区二区高清视频在线观看| 免费美女久久99| 高清shemale亚洲人妖| 91久久精品网| 久久综合av免费| 亚洲欧美日韩中文播放 | 成人一区二区三区视频在线观看| 不卡的电影网站| 欧美性色黄大片| 久久久久久**毛片大全| 日韩毛片一二三区| 久久不见久久见免费视频1| 成人免费看视频| 欧美一区二区三区在| 欧美激情在线一区二区| 国产精品一品二品| 91毛片在线观看| 久久精品欧美日韩| 亚洲一级二级三级在线免费观看| 久久成人久久鬼色| 欧美视频一区二区| 国产亚洲一区二区在线观看| 亚洲在线中文字幕| 东方欧美亚洲色图在线| 欧美一区三区四区| 亚洲男人天堂av| 国产成人夜色高潮福利影视| 欧美日韩视频在线观看一区二区三区 | www欧美成人18+| 亚洲午夜久久久久久久久久久| 国产乱码精品一区二区三区五月婷| 在线免费观看一区| 国产亚洲一本大道中文在线| 日韩中文字幕不卡| 欧美性猛交xxxx乱大交退制版 | 欧美激情中文不卡| 久久99国产精品成人| 欧美精品三级日韩久久| 亚洲欧美激情视频在线观看一区二区三区| 免费xxxx性欧美18vr| 欧美丝袜自拍制服另类| 中文字幕日本不卡| 成人高清视频在线观看| 久久人人97超碰com| 喷白浆一区二区| 91麻豆精品国产自产在线| 一区二区三区四区蜜桃| 成人sese在线| 中文字幕av不卡| 国产高清在线观看免费不卡| 欧美夫妻性生活| 天天射综合影视| 欧美日韩国产电影| 亚洲v中文字幕| 欧美日韩视频一区二区| 一区二区三区资源| 欧美色图天堂网| 一区二区三区毛片| 欧美性感一区二区三区| 亚洲一区二三区| 欧美日韩成人在线一区|