亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? datagenerate.rpt

?? maxplusII開發平臺
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/07/2004 11:02:23

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


Untitled


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

datagenerate
      EPM7032SLC44-5       7        4        8      23      17          71 %

User Pins:                 7        4        8  



Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

** PROJECT COMPILATION MESSAGES **

Warning: GLOBAL primitive on node 'Clock' feeds logic -- non-global signal usage may result


Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'nLockInc' chosen for auto global Clock
INFO: Signal 'Clock' chosen for auto global Clock
INFO: Signal 'nReset' chosen for auto global Clear


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

***** Logic for device 'datagenerate' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  D        n              D  D  
              E  a        L              a  a  
              S  t  D     o  n           t  t  
              E  a  M     c  R     C     a  a  
              R  B  A     k  e     l     B  B  
              V  u  i  V  I  s  G  o  G  u  u  
              E  s  n  C  n  e  N  c  N  s  s  
              D  7  g  C  c  t  D  k  D  3  4  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | DataBus5 
 nFEmpty |  8                                38 | #TDO 
  nFFull |  9                                37 | DataBus6 
     GND | 10                                36 | DataBus2 
RESERVED | 11                                35 | VCC 
  nDMAOE | 12         EPM7032SLC44-5         34 | DataBus0 
    #TMS | 13                                33 | DataBus1 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | nDMACS 
  DMADir | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  n  R  R  n  R  
              E  E  E  E  N  C  D  E  E  D  E  
              S  S  S  S  D  C  M  S  S  M  S  
              E  E  E  E        A  E  E  A  E  
              R  R  R  R        R  R  R  W  R  
              V  V  V  V        D  V  V  R  V  
              E  E  E  E           E  E     E  
              D  D  D  D           D  D     D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     7/16( 43%)   8/16( 50%)   3/16( 18%)  13/36( 36%) 
B:    LC17 - LC32    16/16(100%)  12/16( 75%)  16/16(100%)  22/36( 61%) 


Total dedicated input pins used:                 3/4      ( 75%)
Total I/O pins used:                            20/32     ( 62%)
Total logic cells used:                         23/32     ( 71%)
Total shareable expanders used:                 17/32     ( 53%)
Total Turbo logic cells used:                   23/32     ( 71%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  4.65
Total fan-in:                                   107

Total input pins required:                       7
Total fast input logic cells required:           0
Total output pins required:                      4
Total bidirectional pins required:               8
Total reserved pins required                     4
Total logic cells required:                     23
Total flipflops required:                       18
Total product terms required:                   68
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          16

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0   10    0  Clock
  34     23    B      BIDIR               2      1   0    1    3    4    1  DataBus0
  33     24    B      BIDIR               3      2   0    1    5    3    1  DataBus1
  36     22    B      BIDIR               4      3   0    1    7    2    1  DataBus2
  41     17    B      BIDIR               6      5   1    1    9    1    1  DataBus3
  40     18    B      BIDIR               3      2   0    1    4    3    1  DataBus4
  39     19    B      BIDIR               4      3   0    1    6    2    1  DataBus5
  37     21    B      BIDIR               6      5   1    1    8    1    1  DataBus6
   5      2    A      BIDIR               3      1   0    1    4    1    0  DataBus7
  16   (11)  (A)      INPUT               0      0   0    0    0    1    1  DMADir
   4    (1)  (A)      INPUT               0      0   0    0    0    1    1  DMAing
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  nFEmpty
   9    (6)  (A)      INPUT               0      0   0    0    0    0    1  nFFull
   2      -   -       INPUT  G            0      0   0    0    0    0    0  nLockInc
   1      -   -       INPUT  G            0      0   0    0    0    0    0  nReset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B     TRI/FF      t        2      1   0    1    3    4    1  DataBus0
  33     24    B     TRI/FF      t        3      2   0    1    5    3    1  DataBus1
  36     22    B     TRI/FF      t        4      3   0    1    7    2    1  DataBus2
  41     17    B     TRI/FF      t        6      5   1    1    9    1    1  DataBus3
  40     18    B     TRI/FF      t        3      2   0    1    4    3    1  DataBus4
  39     19    B     TRI/FF      t        4      3   0    1    6    2    1  DataBus5
  37     21    B     TRI/FF      t        6      5   1    1    8    1    1  DataBus6
   5      2    A     TRI/FF      t        3      1   0    1    4    1    0  DataBus7
  31     26    B     OUTPUT      t        0      0   0    0    2    0    0  nDMACS
  12      8    A         FF   +  t !      0      0   0    3    0    2    0  nDMAOE
  24     32    B     OUTPUT      t        0      0   0    1    1    0    0  nDMARD
  27     29    B     OUTPUT      t        0      0   0    1    1    0    0  nDMAWR


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  (4)     1    A       DFFE   +  t        0      0   0    3    0   10    0  CanDMAWR
 (29)    27    B       DFFE   +  t        0      0   0    1    0    4    1  DataInc0
 (28)    28    B       DFFE   +  t        0      0   0    1    0    3    1  DataInc1
 (26)    30    B       DFFE   +  t        0      0   0    1    0    2    1  DataInc2
 (25)    31    B       DFFE   +  t        0      0   0    1    0    1    1  DataInc3
  (9)     6    A       DFFE   +  t        0      0   0    1    0    3    1  DataInc4
  (7)     4    A       DFFE   +  t        0      0   0    1    0    2    1  DataInc5
  (8)     5    A       DFFE   +  t        0      0   0    1    0    1    1  DataInc6
  (6)     3    A       DFFE   +  t        0      0   0    1    0    1    0  DataInc7
 (32)    25    B       SOFT      t        4      4   0    0    8    3    1  :116
 (38)    20    B       SOFT      t        4      4   0    0    7    1    0  :147


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                       Logic cells placed in LAB 'A'
        +------------- LC1 CanDMAWR
        | +----------- LC2 DataBus7
        | | +--------- LC6 DataInc4
        | | | +------- LC4 DataInc5
        | | | | +----- LC5 DataInc6
        | | | | | +--- LC3 DataInc7
        | | | | | | +- LC8 nDMAOE
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC1  -> - * - - - - - | * * | <-- CanDMAWR
LC2  -> - * - - - - - | * - | <-- DataBus7
LC3  -> - * - - - - - | * - | <-- DataInc7

Pin
43   -> - * - - - - - | * * | <-- Clock
40   -> - - * - - - - | * - | <-- DataBus4
39   -> - - - * - - - | * - | <-- DataBus5
37   -> - - - - * - - | * - | <-- DataBus6
5    -> - - - - - * - | * - | <-- DataBus7
16   -> * - - - - - * | * - | <-- DMADir
4    -> * - - - - - * | * - | <-- DMAing
8    -> - - - - - - * | * - | <-- nFEmpty
9    -> * - - - - - - | * - | <-- nFFull
2    -> - - - - - - - | - - | <-- nLockInc
1    -> - - - - - - - | - - | <-- nReset
LC20 -> - * - - - - - | * - | <-- :147


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                         Logic cells placed in LAB 'B'
        +------------------------------- LC23 DataBus0
        | +----------------------------- LC24 DataBus1
        | | +--------------------------- LC22 DataBus2
        | | | +------------------------- LC17 DataBus3
        | | | | +----------------------- LC18 DataBus4
        | | | | | +--------------------- LC19 DataBus5
        | | | | | | +------------------- LC21 DataBus6
        | | | | | | | +----------------- LC27 DataInc0
        | | | | | | | | +--------------- LC28 DataInc1
        | | | | | | | | | +------------- LC30 DataInc2
        | | | | | | | | | | +----------- LC31 DataInc3
        | | | | | | | | | | | +--------- LC26 nDMACS
        | | | | | | | | | | | | +------- LC32 nDMARD
        | | | | | | | | | | | | | +----- LC29 nDMAWR
        | | | | | | | | | | | | | | +--- LC25 :116

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美久久一二三四区| 国产网站一区二区三区| 欧美精品一区二区在线观看| 国产精品国产a| 美国毛片一区二区| 色综合中文字幕国产| 欧美日韩精品系列| 亚洲色图制服丝袜| 国产露脸91国语对白| 日韩亚洲欧美成人一区| 综合亚洲深深色噜噜狠狠网站| 精品中文字幕一区二区| 日本韩国精品在线| 成人欧美一区二区三区| 国产伦精品一区二区三区免费迷| 91精品国产麻豆| 亚洲午夜电影在线观看| 99re热视频精品| 亚洲制服丝袜在线| 国产.欧美.日韩| 精品久久久久香蕉网| 亚洲国产wwwccc36天堂| 色综合视频在线观看| 国产精品久久久久7777按摩| 精品一区二区三区日韩| 51精品视频一区二区三区| 亚洲曰韩产成在线| 日韩精品一区国产麻豆| 亚洲国产高清在线观看视频| 六月婷婷色综合| 日韩一区二区三区电影在线观看| 亚洲成在线观看| 日韩精品一区二区三区四区视频| 午夜精品福利久久久| 欧美四级电影网| 亚洲国产毛片aaaaa无费看| 91成人网在线| 亚洲高清视频在线| 欧美日韩高清一区二区不卡 | 久久一二三国产| 久久国产尿小便嘘嘘尿| 久久人人超碰精品| 国产999精品久久久久久绿帽| 久久久99免费| 成人av在线资源网站| 成人欧美一区二区三区白人| 欧美性猛交xxxxxx富婆| 香蕉久久夜色精品国产使用方法| 欧美自拍偷拍午夜视频| 日韩激情av在线| 精品国产亚洲在线| 成人精品在线视频观看| 亚洲人xxxx| 欧美日韩在线播| 精品一区二区三区在线视频| 久久久久国产精品麻豆| 色一情一乱一乱一91av| 日本麻豆一区二区三区视频| 久久新电视剧免费观看| 不卡av在线网| 午夜久久久影院| 久久久青草青青国产亚洲免观| 99久久精品99国产精品| 日韩专区一卡二卡| 欧美激情一区在线观看| 欧美吞精做爰啪啪高潮| 国产一区亚洲一区| 一区二区三区四区av| 日韩免费观看高清完整版| 不卡欧美aaaaa| 久久99热99| 18成人在线观看| 日韩精品一区二区三区视频在线观看 | 亚洲电影一区二区| 26uuu国产一区二区三区| 色综合久久久网| 狠狠色丁香婷综合久久| 综合久久国产九一剧情麻豆| 日韩欧美资源站| 色妹子一区二区| 精品一区二区av| 亚洲亚洲人成综合网络| 国产欧美精品一区二区色综合| 欧美日韩日日骚| av爱爱亚洲一区| 黄一区二区三区| 一区二区三区四区蜜桃| 国产欧美日韩精品一区| 日韩天堂在线观看| 欧美日韩免费观看一区三区| 99久久国产免费看| 国产91在线观看丝袜| 麻豆91在线播放| 肉丝袜脚交视频一区二区| 亚洲欧洲国产日本综合| 久久综合久久综合久久| 成人免费视频一区| 日韩精品一级中文字幕精品视频免费观看 | 国产电影一区二区三区| 日韩av中文在线观看| 夜夜爽夜夜爽精品视频| 国产精品灌醉下药二区| 国产亚洲精品超碰| 精品福利av导航| 欧美另类变人与禽xxxxx| 在线观看免费亚洲| 色综合天天综合网天天看片| 国产成人啪午夜精品网站男同| 美女精品自拍一二三四| 性做久久久久久免费观看| 亚洲综合免费观看高清完整版在线 | 色综合久久中文字幕| 成人av免费在线观看| 国产一区二区三区视频在线播放| 国产一区视频导航| 日本中文字幕不卡| 九色|91porny| 狠狠色丁香婷婷综合久久片| 国产资源精品在线观看| 国产一区二区不卡| 国产成人免费视频网站| 9i在线看片成人免费| 91丨九色丨蝌蚪丨老版| 91精品福利在线| 欧美影院一区二区| 91精品国产福利在线观看 | 91看片淫黄大片一级| 91成人在线观看喷潮| 91精品蜜臀在线一区尤物| 日韩欧美中文一区二区| 久久综合久久综合九色| 国产精品第13页| 亚洲影院在线观看| 日韩av网站免费在线| 激情久久久久久久久久久久久久久久| 精品无人码麻豆乱码1区2区| 国产精品18久久久久久久网站| 成人小视频在线观看| 日本高清视频一区二区| 日韩欧美在线1卡| 亚洲国产成人午夜在线一区| 亚洲人精品一区| 日本网站在线观看一区二区三区| 国内精品自线一区二区三区视频| 成人一级片网址| 欧美日韩在线观看一区二区 | 色呦呦日韩精品| 91精品在线观看入口| 国产农村妇女毛片精品久久麻豆| 综合电影一区二区三区| 青青草国产成人99久久| 懂色中文一区二区在线播放| 久久综合色播五月| 麻豆国产精品777777在线| 韩国三级在线一区| 成人av午夜电影| 欧美午夜精品久久久| 久久这里只精品最新地址| 一区二区在线观看av| 狠狠色丁香久久婷婷综合_中 | 91蝌蚪porny| 精品理论电影在线观看 | 国产精品网站在线观看| 日韩中文字幕91| 东方aⅴ免费观看久久av| 欧美美女黄视频| 最新高清无码专区| 国产一区二区伦理片| 在线观看视频欧美| 久久久久久久久久久久电影| 国产精品欧美极品| 亚洲3atv精品一区二区三区| 国产激情偷乱视频一区二区三区| 欧美日韩免费观看一区二区三区 | 久久精品无码一区二区三区| 亚洲电影中文字幕在线观看| www.视频一区| 久久久久久久久久久久久夜| 久久激情五月激情| 欧美猛男超大videosgay| 亚洲欧美另类小说| 国产99久久久国产精品潘金| 欧美成人综合网站| 日韩高清一区在线| 欧美日韩一区高清| 亚洲最大的成人av| 91美女在线看| 亚洲婷婷在线视频| 成人h精品动漫一区二区三区| 久久久久久综合| 狠狠狠色丁香婷婷综合激情 | 亚洲色图20p| www.亚洲色图| 亚洲色图.com| 成人美女视频在线看| 中文字幕免费一区| 中文成人综合网| 欧美xfplay| 婷婷成人综合网| 欧美精品第1页|