亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? datagenerate.rpt

?? maxplusII開發平臺
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/07/2004 11:02:23

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


Untitled


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

datagenerate
      EPM7032SLC44-5       7        4        8      23      17          71 %

User Pins:                 7        4        8  



Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

** PROJECT COMPILATION MESSAGES **

Warning: GLOBAL primitive on node 'Clock' feeds logic -- non-global signal usage may result


Project Information    f:\my production\home\usb2.0\cpld test\datagenerate.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'nLockInc' chosen for auto global Clock
INFO: Signal 'Clock' chosen for auto global Clock
INFO: Signal 'nReset' chosen for auto global Clear


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

***** Logic for device 'datagenerate' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  D        n              D  D  
              E  a        L              a  a  
              S  t  D     o  n           t  t  
              E  a  M     c  R     C     a  a  
              R  B  A     k  e     l     B  B  
              V  u  i  V  I  s  G  o  G  u  u  
              E  s  n  C  n  e  N  c  N  s  s  
              D  7  g  C  c  t  D  k  D  3  4  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | DataBus5 
 nFEmpty |  8                                38 | #TDO 
  nFFull |  9                                37 | DataBus6 
     GND | 10                                36 | DataBus2 
RESERVED | 11                                35 | VCC 
  nDMAOE | 12         EPM7032SLC44-5         34 | DataBus0 
    #TMS | 13                                33 | DataBus1 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | nDMACS 
  DMADir | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  n  R  R  n  R  
              E  E  E  E  N  C  D  E  E  D  E  
              S  S  S  S  D  C  M  S  S  M  S  
              E  E  E  E        A  E  E  A  E  
              R  R  R  R        R  R  R  W  R  
              V  V  V  V        D  V  V  R  V  
              E  E  E  E           E  E     E  
              D  D  D  D           D  D     D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     7/16( 43%)   8/16( 50%)   3/16( 18%)  13/36( 36%) 
B:    LC17 - LC32    16/16(100%)  12/16( 75%)  16/16(100%)  22/36( 61%) 


Total dedicated input pins used:                 3/4      ( 75%)
Total I/O pins used:                            20/32     ( 62%)
Total logic cells used:                         23/32     ( 71%)
Total shareable expanders used:                 17/32     ( 53%)
Total Turbo logic cells used:                   23/32     ( 71%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  4.65
Total fan-in:                                   107

Total input pins required:                       7
Total fast input logic cells required:           0
Total output pins required:                      4
Total bidirectional pins required:               8
Total reserved pins required                     4
Total logic cells required:                     23
Total flipflops required:                       18
Total product terms required:                   68
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          16

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0   10    0  Clock
  34     23    B      BIDIR               2      1   0    1    3    4    1  DataBus0
  33     24    B      BIDIR               3      2   0    1    5    3    1  DataBus1
  36     22    B      BIDIR               4      3   0    1    7    2    1  DataBus2
  41     17    B      BIDIR               6      5   1    1    9    1    1  DataBus3
  40     18    B      BIDIR               3      2   0    1    4    3    1  DataBus4
  39     19    B      BIDIR               4      3   0    1    6    2    1  DataBus5
  37     21    B      BIDIR               6      5   1    1    8    1    1  DataBus6
   5      2    A      BIDIR               3      1   0    1    4    1    0  DataBus7
  16   (11)  (A)      INPUT               0      0   0    0    0    1    1  DMADir
   4    (1)  (A)      INPUT               0      0   0    0    0    1    1  DMAing
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  nFEmpty
   9    (6)  (A)      INPUT               0      0   0    0    0    0    1  nFFull
   2      -   -       INPUT  G            0      0   0    0    0    0    0  nLockInc
   1      -   -       INPUT  G            0      0   0    0    0    0    0  nReset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B     TRI/FF      t        2      1   0    1    3    4    1  DataBus0
  33     24    B     TRI/FF      t        3      2   0    1    5    3    1  DataBus1
  36     22    B     TRI/FF      t        4      3   0    1    7    2    1  DataBus2
  41     17    B     TRI/FF      t        6      5   1    1    9    1    1  DataBus3
  40     18    B     TRI/FF      t        3      2   0    1    4    3    1  DataBus4
  39     19    B     TRI/FF      t        4      3   0    1    6    2    1  DataBus5
  37     21    B     TRI/FF      t        6      5   1    1    8    1    1  DataBus6
   5      2    A     TRI/FF      t        3      1   0    1    4    1    0  DataBus7
  31     26    B     OUTPUT      t        0      0   0    0    2    0    0  nDMACS
  12      8    A         FF   +  t !      0      0   0    3    0    2    0  nDMAOE
  24     32    B     OUTPUT      t        0      0   0    1    1    0    0  nDMARD
  27     29    B     OUTPUT      t        0      0   0    1    1    0    0  nDMAWR


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  (4)     1    A       DFFE   +  t        0      0   0    3    0   10    0  CanDMAWR
 (29)    27    B       DFFE   +  t        0      0   0    1    0    4    1  DataInc0
 (28)    28    B       DFFE   +  t        0      0   0    1    0    3    1  DataInc1
 (26)    30    B       DFFE   +  t        0      0   0    1    0    2    1  DataInc2
 (25)    31    B       DFFE   +  t        0      0   0    1    0    1    1  DataInc3
  (9)     6    A       DFFE   +  t        0      0   0    1    0    3    1  DataInc4
  (7)     4    A       DFFE   +  t        0      0   0    1    0    2    1  DataInc5
  (8)     5    A       DFFE   +  t        0      0   0    1    0    1    1  DataInc6
  (6)     3    A       DFFE   +  t        0      0   0    1    0    1    0  DataInc7
 (32)    25    B       SOFT      t        4      4   0    0    8    3    1  :116
 (38)    20    B       SOFT      t        4      4   0    0    7    1    0  :147


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                       Logic cells placed in LAB 'A'
        +------------- LC1 CanDMAWR
        | +----------- LC2 DataBus7
        | | +--------- LC6 DataInc4
        | | | +------- LC4 DataInc5
        | | | | +----- LC5 DataInc6
        | | | | | +--- LC3 DataInc7
        | | | | | | +- LC8 nDMAOE
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC1  -> - * - - - - - | * * | <-- CanDMAWR
LC2  -> - * - - - - - | * - | <-- DataBus7
LC3  -> - * - - - - - | * - | <-- DataInc7

Pin
43   -> - * - - - - - | * * | <-- Clock
40   -> - - * - - - - | * - | <-- DataBus4
39   -> - - - * - - - | * - | <-- DataBus5
37   -> - - - - * - - | * - | <-- DataBus6
5    -> - - - - - * - | * - | <-- DataBus7
16   -> * - - - - - * | * - | <-- DMADir
4    -> * - - - - - * | * - | <-- DMAing
8    -> - - - - - - * | * - | <-- nFEmpty
9    -> * - - - - - - | * - | <-- nFFull
2    -> - - - - - - - | - - | <-- nLockInc
1    -> - - - - - - - | - - | <-- nReset
LC20 -> - * - - - - - | * - | <-- :147


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:f:\my production\home\usb2.0\cpld test\datagenerate.rpt
datagenerate

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                         Logic cells placed in LAB 'B'
        +------------------------------- LC23 DataBus0
        | +----------------------------- LC24 DataBus1
        | | +--------------------------- LC22 DataBus2
        | | | +------------------------- LC17 DataBus3
        | | | | +----------------------- LC18 DataBus4
        | | | | | +--------------------- LC19 DataBus5
        | | | | | | +------------------- LC21 DataBus6
        | | | | | | | +----------------- LC27 DataInc0
        | | | | | | | | +--------------- LC28 DataInc1
        | | | | | | | | | +------------- LC30 DataInc2
        | | | | | | | | | | +----------- LC31 DataInc3
        | | | | | | | | | | | +--------- LC26 nDMACS
        | | | | | | | | | | | | +------- LC32 nDMARD
        | | | | | | | | | | | | | +----- LC29 nDMAWR
        | | | | | | | | | | | | | | +--- LC25 :116

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜桃久久av一区| 在线播放中文一区| 欧美美女网站色| 中文字幕欧美激情一区| 日本特黄久久久高潮| 91啪亚洲精品| 久久九九国产精品| 日韩电影在线一区二区三区| 99精品在线观看视频| 国产午夜精品美女毛片视频| 日本网站在线观看一区二区三区 | 欧美在线免费视屏| 国产色91在线| 久久国产综合精品| 欧美一区二区三区免费在线看| 亚洲美女一区二区三区| 成人丝袜高跟foot| 国产精品私人影院| 国产自产高清不卡| 精品久久一二三区| 麻豆freexxxx性91精品| 欧美精品在欧美一区二区少妇| 亚洲色图在线看| 成人av资源在线观看| 中文字幕不卡一区| 国产aⅴ精品一区二区三区色成熟| 欧美一级艳片视频免费观看| 午夜精品久久久久久久久久久| 在线观看欧美精品| 一区二区三区精品在线| 99久久精品久久久久久清纯| 中文字幕欧美国产| jlzzjlzz欧美大全| 亚洲日韩欧美一区二区在线| 91视频.com| 亚洲欧美另类小说视频| 色婷婷香蕉在线一区二区| 亚洲欧美日韩精品久久久久| 一本色道久久综合亚洲aⅴ蜜桃| 国产精品日韩成人| 色综合久久久久综合99| 亚洲一区二区三区小说| 欧美猛男gaygay网站| 全国精品久久少妇| 精品国产网站在线观看| 国产成人免费网站| 亚洲欧洲日韩综合一区二区| 欧美亚男人的天堂| 蜜臀av性久久久久蜜臀av麻豆| 精品不卡在线视频| 成人久久久精品乱码一区二区三区| 最新不卡av在线| 欧美午夜一区二区三区免费大片| 无吗不卡中文字幕| wwwwww.欧美系列| 97se亚洲国产综合自在线| 亚洲一区二区三区四区五区黄| 91精品欧美久久久久久动漫| 狠狠色丁香久久婷婷综合_中 | 亚洲激情自拍偷拍| 91精品免费观看| 高清在线成人网| 一区二区成人在线| 久久综合av免费| 色一区在线观看| 久久不见久久见中文字幕免费| 欧美—级在线免费片| 欧美日韩国产色站一区二区三区| 久久国产福利国产秒拍| 一区二区视频在线| 久久综合色鬼综合色| 欧美三区在线观看| 国产在线不卡视频| 午夜影院在线观看欧美| 国产女同性恋一区二区| 91精品国产丝袜白色高跟鞋| 粉嫩aⅴ一区二区三区四区五区| 午夜电影一区二区| 亚洲欧洲三级电影| 久久无码av三级| 欧美浪妇xxxx高跟鞋交| av不卡在线观看| 国产一区二三区好的| 亚洲444eee在线观看| 国产午夜精品理论片a级大结局| 欧美另类高清zo欧美| 色综合久久综合中文综合网| 精品在线一区二区三区| 婷婷久久综合九色综合伊人色| 欧美国产在线观看| 日韩欧美一二区| 欧美日韩精品一区二区天天拍小说 | 色婷婷综合五月| 国产精品自产自拍| 日韩成人一区二区| 亚洲自拍偷拍网站| 中文字幕一区二区三区四区不卡| 欧美成人a在线| 欧美日韩国产精品自在自线| 94-欧美-setu| 99视频在线精品| 成人开心网精品视频| 国产不卡在线视频| 国产·精品毛片| 国产在线精品一区二区三区不卡| 麻豆一区二区在线| 日韩二区在线观看| 免费精品99久久国产综合精品| 偷拍亚洲欧洲综合| 日韩av在线播放中文字幕| 五月天一区二区| 亚洲h在线观看| 亚洲高清免费视频| 亚洲国产你懂的| 亚洲午夜一区二区| 亚洲成人动漫在线免费观看| 亚洲一级二级在线| 五月婷婷激情综合网| 天堂一区二区在线| 日韩激情一区二区| 久久99在线观看| 精品一区精品二区高清| 国产精品一区二区免费不卡| 国产传媒欧美日韩成人| 成人黄色大片在线观看| 91亚洲精华国产精华精华液| 91久久精品一区二区| 欧美老女人在线| 欧美mv日韩mv国产网站app| 久久久高清一区二区三区| 国产精品久久三| 亚洲影视在线播放| 免费看日韩a级影片| 国产成人免费视频网站| 97精品国产露脸对白| 欧美日韩在线播放三区| 日韩欧美区一区二| 国产欧美日本一区二区三区| 亚洲色图制服诱惑| 婷婷综合另类小说色区| 国产一区 二区 三区一级| 97成人超碰视| 日韩欧美色电影| 亚洲欧洲av另类| 亚洲午夜影视影院在线观看| 激情综合网av| 97se亚洲国产综合自在线| 日韩一区二区在线播放| 国产精品另类一区| 午夜精品福利久久久| 国产不卡视频一区二区三区| 欧美性做爰猛烈叫床潮| 国产亚洲综合av| 亚洲一区二区精品久久av| 国产美女视频91| 欧美人体做爰大胆视频| 国产精品久久二区二区| 日韩激情一二三区| 99国产欧美久久久精品| 日韩精品一区二区三区视频| 亚洲欧洲性图库| 久久99国产乱子伦精品免费| 在线视频国内一区二区| 欧美精品一区二区三区很污很色的 | 久久国内精品视频| 欧美吞精做爰啪啪高潮| 国产欧美一区二区精品忘忧草 | 玉米视频成人免费看| 国产精品亚洲视频| 欧美高清www午色夜在线视频| 国产精品欧美久久久久无广告| 日本女人一区二区三区| 在线看不卡av| 国产精品你懂的| 国产精品一二三区| 91精品国产色综合久久ai换脸| 亚洲免费在线播放| 顶级嫩模精品视频在线看| 日韩欧美一区二区久久婷婷| 亚洲成人综合网站| 91蜜桃在线免费视频| 国产精品三级在线观看| 国产乱子伦一区二区三区国色天香| 欧美精品一二三区| 亚洲国产精品一区二区尤物区| 91女厕偷拍女厕偷拍高清| 中文字幕一区二区三区精华液 | 欧美日韩国产精选| 亚洲一区二区av在线| 色香蕉久久蜜桃| 亚洲欧美另类图片小说| 91麻豆自制传媒国产之光| 国产精品久久毛片av大全日韩| 国产1区2区3区精品美女| 久久久91精品国产一区二区精品| 美女网站视频久久| 日韩视频永久免费| 久久精工是国产品牌吗| 337p粉嫩大胆色噜噜噜噜亚洲 | 蜜桃精品在线观看|