亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ldd_receive.rpt

?? 上海外灘看到的最大的LED顯示屏的內核源代碼
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/22/2004 11:39:46

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LDD_RECEIVE


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ldd_receive
      EPM3032ALC44-4       2        1        0      12      0           37 %

User Pins:                 2        1        0  



Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in_rclk' chosen for auto global Clock
INFO: Signal 'in_ldd' chosen for auto global Clear


Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

** FILE HIERARCHY **



|lpm_add_sub:122|
|lpm_add_sub:122|addcore:adder|
|lpm_add_sub:122|addcore:adder|addcore:adder1|
|lpm_add_sub:122|addcore:adder|addcore:adder0|
|lpm_add_sub:122|altshift:result_ext_latency_ffs|
|lpm_add_sub:122|altshift:carry_ext_latency_ffs|
|lpm_add_sub:122|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

***** Logic for device 'ldd_receive' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R  R                    R  R  
              E  E  E              i     E  E  
              S  S  S  V     i     n     S  S  
              E  E  E  C     n     _     E  E  
              R  R  R  C     _     r     R  R  
              V  V  V  I  G  l  G  c  G  V  V  
              E  E  E  N  N  d  N  l  N  E  E  
              D  D  D  T  D  d  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | out_ldd 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/15( 13%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    12/16( 75%)   3/15( 20%)   0/16(  0%)  11/36( 30%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             5/30     ( 16%)
Total logic cells used:                         12/32     ( 37%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   12/32     ( 37%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  8.16
Total fan-in:                                    98

Total input pins required:                       2
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     12
Total flipflops required:                       11
Total product terms required:                   12
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   1      -   -       INPUT  G            0      0   0    0    0    0    0  in_ldd
  43      -   -       INPUT  G            0      0   0    0    0    0    0  in_rclk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     21    B     OUTPUT      t        0      0   0    0   10    0    0  out_ldd


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (31)    26    B       TFFE   +  t        0      0   0    0   10    1    0  count10 (:4)
 (29)    27    B       TFFE   +  t        0      0   0    0    9    1    1  count9 (:5)
 (39)    19    B       TFFE   +  t        0      0   0    0    8    1    2  count8 (:6)
 (40)    18    B       TFFE   +  t        0      0   0    0    7    1    3  count7 (:7)
 (41)    17    B       TFFE   +  t        0      0   0    0    6    1    4  count6 (:8)
 (28)    28    B       TFFE   +  t        0      0   0    0    5    1    5  count5 (:9)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人一级黄色片| 欧美优质美女网站| 欧美亚洲动漫精品| 欧美精品一区二| 亚洲福利视频三区| zzijzzij亚洲日本少妇熟睡| 日韩欧美国产电影| 亚洲免费观看高清完整版在线| 麻豆国产精品官网| 欧美性色黄大片| 国产精品丝袜一区| 国产一区二区三区免费| 日韩欧美一区中文| 日韩成人一级片| 欧美日韩在线免费视频| 亚洲色图一区二区| 国产超碰在线一区| 久久久五月婷婷| 男人的j进女人的j一区| 欧美视频一区二区三区四区| 中文字幕一区av| eeuss鲁一区二区三区| 精品国产区一区| 美女一区二区三区| 日韩一区二区麻豆国产| 亚洲.国产.中文慕字在线| 99国产精品一区| 1024成人网| 一本大道久久a久久综合 | 波多野结衣在线一区| 日韩午夜激情视频| 日本不卡123| 日韩精品专区在线影院观看| 午夜免费欧美电影| 在线播放欧美女士性生活| 午夜精彩视频在线观看不卡| 欧美男生操女生| 免费成人你懂的| 精品99久久久久久| 成人做爰69片免费看网站| 精品一区二区影视| 久久综合九色综合97婷婷| 韩国欧美一区二区| 欧美激情一区二区三区不卡| 成人国产免费视频| 亚洲综合色在线| 日韩一区二区三区精品视频| 久久9热精品视频| 久久精品网站免费观看| 不卡视频一二三| 亚洲午夜精品久久久久久久久| 欧美老肥妇做.爰bbww视频| 久久精品理论片| 中文字幕久久午夜不卡| 日本电影亚洲天堂一区| 日日噜噜夜夜狠狠视频欧美人| 精品国产免费一区二区三区香蕉| 国产成人亚洲综合a∨婷婷图片| 亚洲免费av高清| 91精品欧美久久久久久动漫| 国产成人免费在线观看不卡| 一区二区欧美国产| 日韩免费观看高清完整版在线观看| 麻豆一区二区99久久久久| 精品国精品国产| 91福利在线看| 国产综合色产在线精品| 国产精品一区免费视频| 亚洲欧美日韩综合aⅴ视频| 欧美欧美欧美欧美| 丁香婷婷综合网| 婷婷开心久久网| 亚洲国产精品成人综合| 欧美一区二区三区视频免费播放| 国产成人精品网址| 首页欧美精品中文字幕| 国产精品女主播av| 精品久久久网站| 91香蕉视频污在线| 激情小说欧美图片| 亚洲一区二区五区| 中文字幕欧美国产| 精品国产免费一区二区三区四区 | 亚洲人成网站影音先锋播放| 欧美一区二区视频在线观看| 91免费在线播放| 国产中文字幕精品| 日本亚洲电影天堂| 夜夜嗨av一区二区三区中文字幕| 欧美精品一区二| 日韩一区二区三区电影在线观看| 色婷婷一区二区三区四区| 国产精品一级片在线观看| 蜜桃精品视频在线| 亚洲成国产人片在线观看| 亚洲色大成网站www久久九九| 日韩精品一区二区在线| 欧美日韩色一区| 欧美视频在线不卡| 91在线视频观看| 91原创在线视频| 欧美一区二区三区四区久久| 欧美日韩激情一区| 欧美日韩成人在线一区| 欧美日韩视频专区在线播放| 在线观看中文字幕不卡| 91一区二区三区在线观看| 成人涩涩免费视频| 粉嫩av亚洲一区二区图片| 国产99久久久久久免费看农村| 久久66热偷产精品| 国产美女av一区二区三区| 国产一区欧美一区| 国产高清成人在线| 国产999精品久久久久久| 国产精品99久久久久久久vr| 国产高清无密码一区二区三区| 国产一区二区三区| 成人亚洲精品久久久久软件| 国产99久久久国产精品免费看 | 欧美经典一区二区| 久久久国际精品| 国产视频亚洲色图| 国产精品三级av| 亚洲人一二三区| 亚洲综合一区二区三区| 亚洲一区av在线| 日韩av不卡一区二区| 精品综合久久久久久8888| 99免费精品在线| 欧美剧情电影在线观看完整版免费励志电影 | 亚洲成av人片一区二区| 日韩国产在线观看一区| 久久草av在线| 不卡的电视剧免费网站有什么| 99这里只有久久精品视频| 在线视频你懂得一区| 日韩一区二区三区观看| 中文在线免费一区三区高中清不卡| 综合欧美一区二区三区| 日韩精品五月天| 国产成人免费视频网站 | 亚洲第一狼人社区| 久久精品国产一区二区| 国产.欧美.日韩| 欧美色图一区二区三区| 精品国产精品一区二区夜夜嗨| 成人欧美一区二区三区1314| 午夜精品久久久久久久久久久 | 欧美日韩一区在线| 精品不卡在线视频| 亚洲柠檬福利资源导航| 久久99精品国产.久久久久| 成人激情综合网站| 日韩午夜av一区| 亚洲欧美日韩在线不卡| 精品一区二区三区免费视频| 97久久超碰国产精品| 日韩免费视频线观看| 亚洲精品乱码久久久久| 国产伦精品一区二区三区免费| 在线免费观看成人短视频| 欧美精品一区二区蜜臀亚洲| 亚洲黄色免费电影| 国产成人一级电影| 欧美一区二区三区免费| 一区二区三区免费观看| 国产精品一二三在| 91精品午夜视频| 亚洲一区二区偷拍精品| av电影在线观看一区| 久久久久久久久久久久电影 | 久久电影网电视剧免费观看| 色综合久久精品| 国产精品国产自产拍高清av王其 | 亚洲不卡av一区二区三区| 不卡一二三区首页| 久久欧美中文字幕| 麻豆传媒一区二区三区| 欧美精品粉嫩高潮一区二区| 亚洲精选视频在线| av激情综合网| 国产精品毛片无遮挡高清| 国产精品一区二区三区乱码| 精品美女一区二区三区| 日本午夜一本久久久综合| 在线欧美小视频| 一区二区三区不卡视频| 不卡的av中国片| 亚洲欧美一区二区在线观看| 国产成a人亚洲精品| 国产婷婷色一区二区三区四区| 久久福利资源站| 亚洲愉拍自拍另类高清精品| 99视频精品在线| 亚洲色图欧洲色图| 色婷婷综合久久久中文一区二区| 亚洲欧美一区二区三区极速播放| 97久久精品人人做人人爽| 日韩毛片一二三区|