亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ldd_receive.rpt

?? 上海外灘看到的最大的LED顯示屏的內核源代碼
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/22/2004 11:39:46

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LDD_RECEIVE


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ldd_receive
      EPM3032ALC44-4       2        1        0      12      0           37 %

User Pins:                 2        1        0  



Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in_rclk' chosen for auto global Clock
INFO: Signal 'in_ldd' chosen for auto global Clear


Project Information                             d:\cpld(huaqi)\ldd_receive.rpt

** FILE HIERARCHY **



|lpm_add_sub:122|
|lpm_add_sub:122|addcore:adder|
|lpm_add_sub:122|addcore:adder|addcore:adder1|
|lpm_add_sub:122|addcore:adder|addcore:adder0|
|lpm_add_sub:122|altshift:result_ext_latency_ffs|
|lpm_add_sub:122|altshift:carry_ext_latency_ffs|
|lpm_add_sub:122|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

***** Logic for device 'ldd_receive' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R  R                    R  R  
              E  E  E              i     E  E  
              S  S  S  V     i     n     S  S  
              E  E  E  C     n     _     E  E  
              R  R  R  C     _     r     R  R  
              V  V  V  I  G  l  G  c  G  V  V  
              E  E  E  N  N  d  N  l  N  E  E  
              D  D  D  T  D  d  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | out_ldd 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/15( 13%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    12/16( 75%)   3/15( 20%)   0/16(  0%)  11/36( 30%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             5/30     ( 16%)
Total logic cells used:                         12/32     ( 37%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   12/32     ( 37%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  8.16
Total fan-in:                                    98

Total input pins required:                       2
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     12
Total flipflops required:                       11
Total product terms required:                   12
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   1      -   -       INPUT  G            0      0   0    0    0    0    0  in_ldd
  43      -   -       INPUT  G            0      0   0    0    0    0    0  in_rclk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     21    B     OUTPUT      t        0      0   0    0   10    0    0  out_ldd


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\cpld(huaqi)\ldd_receive.rpt
ldd_receive

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (31)    26    B       TFFE   +  t        0      0   0    0   10    1    0  count10 (:4)
 (29)    27    B       TFFE   +  t        0      0   0    0    9    1    1  count9 (:5)
 (39)    19    B       TFFE   +  t        0      0   0    0    8    1    2  count8 (:6)
 (40)    18    B       TFFE   +  t        0      0   0    0    7    1    3  count7 (:7)
 (41)    17    B       TFFE   +  t        0      0   0    0    6    1    4  count6 (:8)
 (28)    28    B       TFFE   +  t        0      0   0    0    5    1    5  count5 (:9)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美喷潮久久久xxxxx| 国产精品久久久久久久久免费樱桃 | 国产综合色产在线精品| 一区二区国产视频| 日本一区二区三区四区| 精品国产免费人成电影在线观看四季 | av高清不卡在线| 国产馆精品极品| 国产白丝精品91爽爽久久| 国内成人免费视频| 在线成人av影院| 精品少妇一区二区三区| 精品免费一区二区三区| 亚洲成人在线网站| 日韩高清在线不卡| 日韩精品1区2区3区| 国产美女主播视频一区| 国产成人精品一区二区三区四区| 欧美日韩免费视频| 欧美电影精品一区二区| 久久免费美女视频| 国产精品成人免费精品自在线观看| 日本在线不卡视频一二三区| 在线观看日产精品| 91精品国产麻豆国产自产在线 | 日韩毛片精品高清免费| 亚洲另类春色校园小说| 免费av网站大全久久| 韩国毛片一区二区三区| 欧美r级在线观看| 久久精品999| 成人免费观看视频| 欧美肥胖老妇做爰| 免费观看成人av| 久久综合九色综合欧美就去吻| 欧美经典一区二区三区| 国产精品久久久久久久久免费桃花| 成人免费三级在线| 亚洲精品乱码久久久久久黑人 | 亚洲午夜电影在线观看| 久久精品久久精品| www国产精品av| 成人av网在线| 亚洲精品一区二区三区精华液| 精品亚洲国内自在自线福利| 91免费精品国自产拍在线不卡| 日韩一区二区电影| 亚洲一区二区三区四区的| 成人美女在线观看| 亚洲精选视频免费看| 精品视频在线免费看| 日韩高清在线观看| 国产日本欧美一区二区| 色综合久久久久久久久久久| 欧美不卡视频一区| 成人午夜激情在线| 亚洲成人免费视| 欧美不卡在线视频| 91麻豆高清视频| 蜜桃久久av一区| 欧美男生操女生| 国产成人亚洲精品青草天美| 亚洲欧美在线aaa| 成人黄色a**站在线观看| 亚洲欧美日韩国产成人精品影院 | 久久99精品久久只有精品| 中文字幕欧美国产| 欧美日韩你懂得| 成人免费看视频| 日韩中文字幕区一区有砖一区| 国产欧美日韩在线视频| 欧美久久婷婷综合色| 国产a久久麻豆| 免费美女久久99| 一区二区三区四区亚洲| 日韩欧美一级二级| 色女孩综合影院| 国产精品私房写真福利视频| 国产91综合一区在线观看| 亚洲国产成人91porn| 国产欧美精品一区| 91精品在线观看入口| 亚洲va天堂va国产va久| 久久久久国产一区二区三区四区 | 国产精品乱码久久久久久| 337p亚洲精品色噜噜狠狠| www.性欧美| 国产精品一二三区在线| 欧美韩国一区二区| 日韩欧美一级精品久久| 欧美日韩精品系列| 色综合久久六月婷婷中文字幕| 韩国欧美国产1区| 麻豆精品新av中文字幕| 亚洲成av人片| 亚洲国产日韩a在线播放性色| 国产精品你懂的| 国产女主播一区| 欧美激情在线看| 久久久蜜臀国产一区二区| 欧美电视剧免费全集观看| 制服丝袜亚洲色图| 91精品欧美一区二区三区综合在| 欧美日韩中文字幕一区| 91福利小视频| 91国产成人在线| 欧美在线免费观看亚洲| 91成人免费在线| 日本韩国欧美三级| 色噜噜狠狠成人网p站| 在线观看亚洲精品| 欧美在线视频全部完| 在线中文字幕一区二区| 91成人免费在线| 欧美视频在线一区二区三区 | 中文字幕精品在线不卡| 精品美女在线观看| 国产亚洲欧美在线| 91久久精品一区二区二区| 91小宝寻花一区二区三区| 91在线播放网址| 在线免费观看不卡av| 欧美影片第一页| 欧美日韩不卡在线| 日韩限制级电影在线观看| 日韩欧美一区中文| 久久青草国产手机看片福利盒子| 国产色产综合色产在线视频| 中文字幕+乱码+中文字幕一区| 中文字幕在线一区免费| 亚洲一卡二卡三卡四卡| 日韩国产在线一| 国产麻豆欧美日韩一区| 99视频超级精品| 欧美日韩黄色影视| 精品日韩一区二区三区免费视频| 国产免费观看久久| 亚洲精品日产精品乱码不卡| 午夜激情综合网| 亚洲自拍偷拍麻豆| 青青草原综合久久大伊人精品优势| 激情综合网av| 色综合久久久久综合体桃花网| 宅男在线国产精品| 国产亚洲成aⅴ人片在线观看 | 国产黄色精品视频| 91国产丝袜在线播放| 日韩欧美中文字幕一区| 国产精品午夜免费| 日韩电影网1区2区| 不卡一二三区首页| 欧美一区二区三区不卡| 国产精品午夜在线| 日本亚洲免费观看| 99久久精品免费看| 成人国产视频在线观看| 欧美精选一区二区| 国产精品美女久久久久久久| 日韩国产精品大片| 色妹子一区二区| 久久精品欧美一区二区三区麻豆| 一区二区三区中文字幕| 国产精品一区二区你懂的| 欧美人牲a欧美精品| 国产精品传媒入口麻豆| 精品一区二区免费看| 91麻豆国产在线观看| 国产欧美日韩另类一区| 日韩不卡免费视频| 欧美三级电影在线观看| 国产精品久久网站| 黄色日韩三级电影| 69精品人人人人| 一区二区三区电影在线播| 成人性生交大片| 欧美精品一区二区三区久久久 | 久久综合久久综合久久| 亚洲国产另类精品专区| 97久久久精品综合88久久| 久久久国产精华| 国产中文字幕精品| 日韩欧美的一区二区| 香港成人在线视频| 欧美私人免费视频| 一区二区三区在线影院| 99精品国产热久久91蜜凸| 欧美国产禁国产网站cc| 国产精品1区2区| 久久久精品tv| 高清日韩电视剧大全免费| 久久久精品黄色| 国产高清精品久久久久| 欧美精品一区男女天堂| 激情六月婷婷久久| 久久久久国产精品麻豆| 国产精品一区在线观看你懂的| 精品国产麻豆免费人成网站| 蜜臀av一区二区三区| 日韩你懂的在线观看| 久久av资源网|