亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? single_send.rpt

?? 上海外灘看到的最大的LED顯示屏的內(nèi)核源代碼
?? RPT
字號:
Project Information                             d:\cpld(huaqi)\single_send.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/21/2004 16:08:20

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SINGLE_SEND


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

single_send
      EPM3032ALC44-4       2        2        0      4       0           12 %

User Pins:                 2        2        0  



Project Information                             d:\cpld(huaqi)\single_send.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in_clk' chosen for auto global Clock


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

***** Logic for device 'single_send' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R                       o  R  
              E  E  i                    u  E  
              S  S  n  V           i     t  S  
              E  E  _  C           n     _  E  
              R  R  d  C           _     d  R  
              V  V  a  I  G  G  G  c  G  a  V  
              E  E  t  N  N  N  N  l  N  t  E  
              D  D  a  T  D  D  D  k  D  a  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | out_clk 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/15( 20%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   4/15( 26%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/30     ( 23%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.50
Total fan-in:                                    10

Total input pins required:                       2
Total output pins required:                      2
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        3
Total product terms required:                    6
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    1    0  in_clk
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  in_data


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     21    B     OUTPUT      t        0      0   0    1    0    0    0  out_clk
  41     17    B         FF   +  t        0      0   0    0    2    0    0  out_data


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       TFFE   +  t        0      0   0    0    0    1    1  send_counter (:6)
 (39)    19    B       DFFE   +  t        0      0   0    1    2    1    1  data_temp (:7)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC21 out_clk
        | +----- LC17 out_data
        | | +--- LC18 send_counter
        | | | +- LC19 data_temp
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> - * * * | - * | <-- send_counter
LC19 -> - * - * | - * | <-- data_temp

Pin
43   -> * - - - | - * | <-- in_clk
4    -> - - - * | - * | <-- in_data


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                    d:\cpld(huaqi)\single_send.rpt
single_send

** EQUATIONS **

in_clk   : INPUT;
in_data  : INPUT;

-- Node name is ':7' = 'data_temp' 
-- Equation name is 'data_temp', location is LC019, type is buried.
data_temp = DFFE( _EQ001 $  GND, GLOBAL( in_clk),  VCC,  VCC,  VCC);
  _EQ001 =  data_temp &  send_counter
         #  in_data & !send_counter;

-- Node name is 'out_clk' 
-- Equation name is 'out_clk', location is LC021, type is output.
 out_clk = LCELL( in_clk $  GND);

-- Node name is 'out_data' = ':3' 
-- Equation name is 'out_data', type is output 
 out_data = DFFE( send_counter $  data_temp, GLOBAL( in_clk),  VCC,  VCC,  VCC);

-- Node name is ':6' = 'send_counter' 
-- Equation name is 'send_counter', location is LC018, type is buried.
send_counter = TFFE( VCC, GLOBAL( in_clk),  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                             d:\cpld(huaqi)\single_send.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX3000A' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,947K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久狠狠亚洲综合| 欧美一区二区视频观看视频| 在线视频综合导航| 亚洲精品一区二区三区福利| 亚洲一区二区综合| 成人福利视频网站| 欧美精品一区男女天堂| 亚洲一二三区在线观看| 北条麻妃国产九九精品视频| 欧美一二三四区在线| 亚洲一级电影视频| 91蜜桃视频在线| 国产精品国产自产拍在线| 精品在线免费视频| 日韩免费福利电影在线观看| 亚洲专区一二三| 色播五月激情综合网| 中文字幕一区二区三区色视频| 久久99精品久久久久久| 欧美一级欧美三级| 香蕉影视欧美成人| 欧美日韩国产一二三| 亚洲一线二线三线久久久| 99re热这里只有精品免费视频| 久久久久久久久免费| 国产在线不卡视频| 久久综合999| 成人综合婷婷国产精品久久 | 成人精品小蝌蚪| 久久精品视频一区二区| 国产一区二区三区精品视频| 精品国产一区二区国模嫣然| 久久精品国产精品亚洲综合| 欧美tickling网站挠脚心| 国产自产2019最新不卡| 国产网站一区二区| 成人听书哪个软件好| 国产精品久久夜| 91免费观看在线| 亚洲电影第三页| 欧美一区二区三级| 狠狠色狠狠色综合| 国产精品美女久久久久aⅴ| 成人免费毛片片v| 亚洲天堂精品在线观看| 欧美这里有精品| 蜜臀av性久久久久蜜臀aⅴ流畅 | 免费三级欧美电影| 欧美一级免费观看| 国产精品一区在线观看你懂的| 亚洲国产精品成人久久综合一区| 成人一级片在线观看| 亚洲日本在线天堂| 91精品国产综合久久久久久漫画| 久久草av在线| 国产精品理论片在线观看| 在线观看网站黄不卡| 美女性感视频久久| 最近中文字幕一区二区三区| 欧美日韩一区二区三区四区五区| 久99久精品视频免费观看| 国产精品网站在线| 在线成人午夜影院| 国产成人啪免费观看软件| 夜夜精品浪潮av一区二区三区| 7777精品伊人久久久大香线蕉的 | 日韩美女在线视频| 97精品国产露脸对白| 日本女人一区二区三区| 国产精品久久精品日日| 91麻豆精品国产综合久久久久久| 国产精品18久久久久久久久| 亚洲一二三四在线观看| 国产蜜臀97一区二区三区| 欧美日本国产视频| 成人av手机在线观看| 天堂影院一区二区| 中文字幕一区在线观看| 欧美成va人片在线观看| 在线视频你懂得一区| 一本久久a久久免费精品不卡| 狠狠色狠狠色综合| 青青草原综合久久大伊人精品优势| 中文字幕一区在线| 久久精品综合网| 日韩免费一区二区| 欧美人狂配大交3d怪物一区| 99视频热这里只有精品免费| 狠狠狠色丁香婷婷综合激情| 视频在线观看一区二区三区| 亚洲精品国产品国语在线app| 久久这里只有精品6| 777午夜精品视频在线播放| 色又黄又爽网站www久久| 成人免费高清视频在线观看| 黄页网站大全一区二区| 蜜桃av一区二区三区电影| 亚洲国产一区在线观看| 亚洲视频在线一区观看| 国产精品久久久久久久久果冻传媒| 久久综合五月天婷婷伊人| 欧美一级淫片007| 91精品国产黑色紧身裤美女| 欧美在线你懂的| 在线观看一区不卡| 在线观看日韩高清av| 色婷婷久久久综合中文字幕| 91麻豆自制传媒国产之光| 99精品一区二区三区| 国产成都精品91一区二区三| 久久爱另类一区二区小说| 免费观看成人鲁鲁鲁鲁鲁视频| 日精品一区二区| 人人狠狠综合久久亚洲| 热久久一区二区| 国内外成人在线| 国产精品69久久久久水密桃| 床上的激情91.| 91影视在线播放| 久久久电影一区二区三区| 久久在线观看免费| 久久久99久久| 国产精品久久久久久久久快鸭 | 一区二区三区四区不卡在线| 亚洲人成7777| 亚洲综合一区二区| 日韩av在线播放中文字幕| 毛片基地黄久久久久久天堂| 日韩电影在线免费看| 精品一区二区免费| 岛国av在线一区| 91免费国产在线| 欧美日韩国产综合视频在线观看| 91精品国产日韩91久久久久久| 精品动漫一区二区三区在线观看| 久久品道一品道久久精品| 国产精品国产精品国产专区不蜜 | 日本不卡在线视频| 国产真实乱子伦精品视频| www.久久久久久久久| 在线看国产日韩| 精品国产免费久久| 成人欧美一区二区三区白人| 亚洲成人1区2区| 国产美女av一区二区三区| 91视频你懂的| 欧美精品亚洲一区二区在线播放| 欧美成人精品1314www| 国产精品灌醉下药二区| 天堂成人国产精品一区| 国产91丝袜在线播放九色| 欧美色倩网站大全免费| 久久久久久夜精品精品免费| 伊人婷婷欧美激情| 精品一区二区免费在线观看| 色综合天天狠狠| 337p日本欧洲亚洲大胆精品| 亚洲精品综合在线| 国产精品一线二线三线| 欧美丰满高潮xxxx喷水动漫| 国产校园另类小说区| 日韩不卡手机在线v区| 99视频精品全部免费在线| 精品国产乱码91久久久久久网站| 亚洲欧美视频在线观看视频| 久久er精品视频| 欧美系列在线观看| 亚洲欧洲国产专区| 国产综合色视频| 欧美一区二区在线免费播放| 亚洲欧美日韩电影| 国产成人小视频| 久久综合色一综合色88| 日韩国产精品久久久久久亚洲| 色哟哟国产精品| 国产日韩成人精品| 九九**精品视频免费播放| 欧美精品一级二级三级| 夜夜嗨av一区二区三区| 成年人网站91| 国产欧美精品国产国产专区| 开心九九激情九九欧美日韩精美视频电影 | 欧美电影免费观看高清完整版在线 | 国产欧美视频在线观看| 秋霞成人午夜伦在线观看| 欧美日韩国产大片| 亚洲综合视频网| 91色九色蝌蚪| 国产精品免费久久久久| 高潮精品一区videoshd| 久久综合久久99| 极品少妇xxxx精品少妇| 精品久久久久久久久久久久久久久久久| 五月天中文字幕一区二区| 欧美性感一区二区三区| 丝袜亚洲另类丝袜在线| 91精品国产色综合久久ai换脸| 日韩专区在线视频| 欧美一区二区在线视频| 美国十次综合导航|