亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? single_receive.rpt

?? 上海外灘看到的最大的LED顯示屏的內(nèi)核源代碼
?? RPT
字號(hào):
Project Information                          d:\cpld(huaqi)\single_receive.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/21/2004 16:09:34

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SINGLE_RECEIVE


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

single_receive
      EPM3032ALC44-4       2        2        0      4       0           12 %

User Pins:                 2        2        0  



Project Information                          d:\cpld(huaqi)\single_receive.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in_rclk' chosen for auto global Clock


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

***** Logic for device 'single_receive' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R                       o     
              E  E                 i     u     
              S  S     V           n     t     
              E  E     C           _     _  o  
              R  R  i  C           r     r  u  
              V  V  n  I  G  G  G  c  G  c  t  
              E  E  _  N  N  N  N  l  N  l  _  
              D  D  r  T  D  D  D  k  D  k  r  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/15( 20%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   4/15( 26%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/30     ( 23%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.50
Total fan-in:                                    10

Total input pins required:                       2
Total output pins required:                      2
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        4
Total product terms required:                    9
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    0    2  in_r
  43      -   -       INPUT  G            0      0   0    0    0    0    0  in_rclk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  40     18    B         FF      t        0      0   0    0    4    1    0  out_r
  41     17    B         FF   +  t        0      0   0    0    0    1    2  out_rclk (:6)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (39)    19    B       DFFE      t        0      0   0    1    1    1    0  t0_in_r (:7)
 (38)    20    B       DFFE      t        0      0   0    1    1    1    0  t1_in_r (:8)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC18 out_r
        | +----- LC17 out_rclk
        | | +--- LC19 t0_in_r
        | | | +- LC20 t1_in_r
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * - - - | - * | <-- out_r
LC17 -> * * * * | - * | <-- out_rclk
LC19 -> * - - - | - * | <-- t0_in_r
LC20 -> * - - - | - * | <-- t1_in_r

Pin
4    -> - - * * | - * | <-- in_r
43   -> - - - - | - - | <-- in_rclk


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                 d:\cpld(huaqi)\single_receive.rpt
single_receive

** EQUATIONS **

in_r     : INPUT;
in_rclk  : INPUT;

-- Node name is 'out_r' = ':3' 
-- Equation name is 'out_r', type is output 
 out_r   = DFFE( _EQ001 $  t0_in_r, !out_rclk,  VCC,  VCC,  VCC);
  _EQ001 = !out_r &  t0_in_r &  t1_in_r
         #  out_r & !t0_in_r & !t1_in_r;

-- Node name is 'out_rclk' = 'rclk' 
-- Equation name is 'out_rclk', location is LC017, type is output.
 out_rclk = TFFE( VCC, GLOBAL(!in_rclk),  VCC,  VCC,  VCC);

-- Node name is ':7' = 't0_in_r' 
-- Equation name is 't0_in_r', location is LC019, type is buried.
t0_in_r  = DFFE( in_r $  GND,  out_rclk,  VCC,  VCC,  VCC);

-- Node name is ':8' = 't1_in_r' 
-- Equation name is 't1_in_r', location is LC020, type is buried.
t1_in_r  = DFFE( in_r $  GND, !out_rclk,  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                          d:\cpld(huaqi)\single_receive.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX3000A' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 4,011K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费成人av在线播放| 国产成人精品一区二区三区四区| 精品黑人一区二区三区久久| 一本大道久久a久久精二百| 亚洲色图第一区| 成人激情文学综合网| 高清不卡一二三区| 日韩精品一卡二卡三卡四卡无卡| 国产日韩亚洲欧美综合| 欧美一区二区视频免费观看| 91免费国产在线观看| 国产一区在线观看麻豆| 亚洲成人黄色小说| 亚洲视频你懂的| 久久久久久久av麻豆果冻| 在线不卡中文字幕播放| 91在线播放网址| 成人综合在线网站| 国产999精品久久久久久| 极品美女销魂一区二区三区| 亚洲一区二区三区中文字幕| 亚洲欧美综合色| 国产精品美女久久久久久久| 精品国产不卡一区二区三区| 91精品国产综合久久久久久久| 在线观看日韩毛片| 在线亚洲一区观看| 91美女在线看| aaa欧美色吧激情视频| 福利一区二区在线| 国产精品一二三区在线| 激情综合五月婷婷| 国产一区二区三区综合| 国产一区激情在线| 久久激情五月激情| 麻豆国产91在线播放| 蜜桃av一区二区| 久久精品国产77777蜜臀| 麻豆精品一区二区三区| 久久综合综合久久综合| 国产综合久久久久影院| 国产一区二区三区在线看麻豆| 国产精品一二三四区| 国产91丝袜在线18| 成人精品免费视频| 一本大道久久精品懂色aⅴ| 色综合久久综合网欧美综合网 | 国产精品传媒在线| 国产精品久久久久久久久动漫 | 欧美精品第1页| 91精品国产乱码| 欧美变态tickle挠乳网站| 精品国产凹凸成av人导航| 国产午夜精品在线观看| 欧美国产国产综合| 亚洲激情一二三区| 日韩成人午夜精品| 国产一区二区免费在线| 不卡视频在线观看| 欧美日韩中文另类| 欧美大胆人体bbbb| 国产精品欧美久久久久无广告| 亚洲日本免费电影| 天天免费综合色| 国产在线不卡一卡二卡三卡四卡| www.欧美日韩| 欧美日韩极品在线观看一区| 精品免费一区二区三区| 日韩理论片网站| 视频一区二区不卡| 国产精品自拍三区| 在线观看中文字幕不卡| 日韩一区二区三区av| 国产精品黄色在线观看| 亚洲3atv精品一区二区三区| 国产精品一区免费在线观看| 在线观看亚洲一区| 国产亚洲1区2区3区| 亚洲国产日韩在线一区模特| 国产乱人伦偷精品视频免下载| 色天天综合色天天久久| 日韩一区二区三区精品视频| 亚洲人精品午夜| 美日韩一区二区| 91久久国产综合久久| 久久亚洲私人国产精品va媚药| 亚洲精品午夜久久久| 国内不卡的二区三区中文字幕| 色综合天天做天天爱| 精品剧情在线观看| 一区二区三区日韩欧美精品 | av一区二区三区黑人| 欧美一区二区网站| 亚洲美女视频在线| 国产精品一级黄| 欧美一级专区免费大片| 亚洲老司机在线| 成人av网站在线观看| 久久一二三国产| 日韩电影免费在线看| 在线免费精品视频| 国产精品美女一区二区三区| 精品一区二区在线视频| 欧美日韩国产成人在线免费| 国产精品传媒视频| 国产激情一区二区三区四区| 欧美一区二区三区四区在线观看| 亚洲激情在线激情| 成人黄色av网站在线| 久久久国际精品| 久久精品久久99精品久久| 69久久夜色精品国产69蝌蚪网| 亚洲猫色日本管| av不卡在线播放| 日本一区二区三区免费乱视频| 激情综合色综合久久综合| 欧美疯狂性受xxxxx喷水图片| 亚洲制服欧美中文字幕中文字幕| youjizz国产精品| 五月天久久比比资源色| 日本韩国一区二区三区视频| 国产精品久久久久影院亚瑟| 国产91高潮流白浆在线麻豆| 久久精品无码一区二区三区| 精品亚洲欧美一区| 欧美一二三区在线观看| 奇米888四色在线精品| 欧美另类一区二区三区| 亚洲超丰满肉感bbw| 欧美日韩免费观看一区二区三区 | 成人网在线免费视频| 国产午夜精品福利| 国产精品 日产精品 欧美精品| 欧美精品一区二区三区四区| 久久se精品一区精品二区| 欧美v国产在线一区二区三区| 精品一区二区在线视频| 久久综合资源网| 国产成人精品免费视频网站| 欧美激情资源网| 97精品国产97久久久久久久久久久久| 国产精品嫩草99a| 色屁屁一区二区| 亚洲h精品动漫在线观看| 7777精品伊人久久久大香线蕉最新版 | 亚洲国产色一区| 5566中文字幕一区二区电影| 奇米影视一区二区三区| 欧美不卡激情三级在线观看| 国产在线视频不卡二| 国产日韩成人精品| 色综合久久88色综合天天| 亚洲永久精品国产| 日韩三级av在线播放| 国产麻豆精品视频| 亚洲人123区| 欧美丰满嫩嫩电影| 国产精品自拍在线| 自拍偷拍国产精品| 在线成人小视频| 国产福利精品导航| 一二三区精品福利视频| 欧美电影免费观看高清完整版在线观看 | 日韩一级欧美一级| 国产老女人精品毛片久久| 亚洲色图一区二区三区| 91麻豆精品国产91久久久久 | 福利一区福利二区| 亚洲一区二区高清| 精品国产一区二区精华| 99久久精品一区二区| 日韩—二三区免费观看av| 欧美国产综合一区二区| 欧美唯美清纯偷拍| 国产剧情av麻豆香蕉精品| 亚洲国产你懂的| 国产亚洲欧洲一区高清在线观看| 色菇凉天天综合网| 国产自产视频一区二区三区| 亚洲日本乱码在线观看| 精品欧美黑人一区二区三区| 在线视频中文字幕一区二区| 久久国产乱子精品免费女| 亚洲天堂av老司机| 精品福利一区二区三区免费视频| 95精品视频在线| 麻豆成人av在线| 一区二区三区成人| 国产午夜精品久久久久久久| 7777精品伊人久久久大香线蕉最新版| 丁香激情综合五月| 日本aⅴ亚洲精品中文乱码| 国产精品国产自产拍在线| 日韩免费看的电影| 91福利国产精品| 成人激情小说乱人伦| 极品尤物av久久免费看| 午夜视频一区在线观看| 专区另类欧美日韩| 国产女主播在线一区二区|