亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? test_ldd.rpt

?? 上海外灘看到的最大的LED顯示屏的內核源代碼
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                d:\cpld(huaqi)\test_ldd.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/22/2004 13:33:48

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

test_ldd  EPM3032ALC44-4   2        1        0      16      2           50 %

User Pins:                 2        1        0  



Project Information                                d:\cpld(huaqi)\test_ldd.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk50M' chosen for auto global Clock


Project Information                                d:\cpld(huaqi)\test_ldd.rpt

** FILE HIERARCHY **



|ldd_receive:2|
|ldd_receive:2|lpm_add_sub:109|
|ldd_receive:2|lpm_add_sub:109|addcore:adder|
|ldd_receive:2|lpm_add_sub:109|addcore:adder|addcore:adder1|
|ldd_receive:2|lpm_add_sub:109|addcore:adder|addcore:adder0|
|ldd_receive:2|lpm_add_sub:109|altshift:result_ext_latency_ffs|
|ldd_receive:2|lpm_add_sub:109|altshift:carry_ext_latency_ffs|
|ldd_receive:2|lpm_add_sub:109|altshift:oflow_ext_latency_ffs|
|ldd_send:1|


Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

***** Logic for device 'test_ldd' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R  l                    R  R  
              E  E  d                    E  E  
              S  S  d  V           c     S  S  
              E  E  _  C           l     E  E  
              R  R  d  C           k     R  R  
              V  V  a  I  G  G  G  5  G  V  V  
              E  E  t  N  N  N  N  0  N  E  E  
              D  D  a  T  D  D  D  M  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | out_ldd 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/15( 20%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    16/16(100%)   3/15( 20%)   2/16( 12%)  16/36( 44%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             6/30     ( 20%)
Total logic cells used:                         16/32     ( 50%)
Total shareable expanders used:                  2/32     (  6%)
Total Turbo logic cells used:                   16/32     ( 50%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  7.56
Total fan-in:                                   121

Total input pins required:                       2
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     16
Total flipflops required:                       16
Total product terms required:                   45
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           2

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk50M
   4    (1)  (A)      INPUT               0      0   0    0    0    1   11  ldd_data


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B         FF      t        2      2   0    1   13    0    0  out_ldd


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (37)    21    B       TFFE      t        2      2   0    1   12    1    0  |LDD_RECEIVE:2|count10 (|LDD_RECEIVE:2|:5)
   -     22    B       TFFE      t        2      2   0    1   11    1    1  |LDD_RECEIVE:2|count9 (|LDD_RECEIVE:2|:6)
 (27)    29    B       TFFE      t        2      2   0    1   10    1    2  |LDD_RECEIVE:2|count8 (|LDD_RECEIVE:2|:7)
 (26)    30    B       TFFE      t        2      2   0    1    9    1    3  |LDD_RECEIVE:2|count7 (|LDD_RECEIVE:2|:8)
 (25)    31    B       TFFE      t        2      2   0    1    8    1    4  |LDD_RECEIVE:2|count6 (|LDD_RECEIVE:2|:9)
 (38)    20    B       TFFE      t        2      2   0    1    7    1    5  |LDD_RECEIVE:2|count5 (|LDD_RECEIVE:2|:10)
 (39)    19    B       TFFE      t        2      2   0    1    6    1    6  |LDD_RECEIVE:2|count4 (|LDD_RECEIVE:2|:11)
 (40)    18    B       TFFE      t        2      2   0    1    5    1    7  |LDD_RECEIVE:2|count3 (|LDD_RECEIVE:2|:12)
 (41)    17    B       TFFE      t        2      2   0    1    4    1    8  |LDD_RECEIVE:2|count2 (|LDD_RECEIVE:2|:13)
 (24)    32    B       TFFE      t        2      2   0    1    3    1    9  |LDD_RECEIVE:2|count1 (|LDD_RECEIVE:2|:14)
 (28)    28    B       TFFE      t        2      2   0    1    2    1   10  |LDD_RECEIVE:2|count0 (|LDD_RECEIVE:2|:15)
 (29)    27    B       TFFE   +  t        0      0   0    0    0    1   12  |LDD_SEND:1|rclk1 (|LDD_SEND:1|:5)
 (31)    26    B       TFFE      t        0      0   0    0    1    0    1  |LDD_SEND:1|rclk2 (|LDD_SEND:1|:6)
 (32)    25    B       TFFE      t        0      0   0    0    1    0    1  |LDD_SEND:1|rclk3 (|LDD_SEND:1|:7)
 (33)    24    B       TFFE      t        0      0   0    0    1    1   11  |LDD_SEND:1|rclk4 (|LDD_SEND:1|:8)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                       d:\cpld(huaqi)\test_ldd.rpt
test_ldd

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                         Logic cells placed in LAB 'B'
        +------------------------------- LC21 |LDD_RECEIVE:2|count10
        | +----------------------------- LC22 |LDD_RECEIVE:2|count9
        | | +--------------------------- LC29 |LDD_RECEIVE:2|count8
        | | | +------------------------- LC30 |LDD_RECEIVE:2|count7

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲天堂免费看| 欧美一级艳片视频免费观看| 欧美综合视频在线观看| 欧美日韩二区三区| 久久综合av免费| 亚洲乱码中文字幕综合| 日韩精品91亚洲二区在线观看| 美女网站视频久久| bt7086福利一区国产| 欧美日本精品一区二区三区| 久久久蜜桃精品| 亚洲一区二区三区四区五区中文| 日韩高清电影一区| 成人黄页毛片网站| 欧美老女人在线| 国产精品一线二线三线精华| 色综合久久综合| 日韩免费看网站| 亚洲激情综合网| 国产精品一二三四| 7777精品伊人久久久大香线蕉的 | 成人免费视频在线观看| 石原莉奈一区二区三区在线观看| 成人精品电影在线观看| 欧美一区二区三区影视| 亚洲欧洲精品一区二区三区| 蜜桃精品在线观看| 日本久久一区二区三区| 欧美v日韩v国产v| 亚洲一区二区四区蜜桃| 成人激情小说乱人伦| 精品免费一区二区三区| 亚洲一线二线三线久久久| 丁香激情综合国产| 日韩一区二区三| 一区二区在线电影| 国产成人精品综合在线观看| 欧美夫妻性生活| 一区二区在线观看免费 | 日本一区二区成人| 日韩成人av影视| 91在线免费视频观看| 精品国产免费一区二区三区香蕉| 亚洲午夜精品网| 91美女片黄在线观看91美女| 久久久久久免费| 久久精品99国产精品| 欧美一三区三区四区免费在线看| 亚洲女子a中天字幕| 国产91丝袜在线播放九色| 欧美mv和日韩mv国产网站| 亚洲va欧美va天堂v国产综合| a美女胸又www黄视频久久| 久久午夜老司机| 麻豆国产精品视频| 欧美日韩免费高清一区色橹橹| 国产精品嫩草影院com| 国产一区二区精品久久99| 日韩欧美一级精品久久| 亚洲风情在线资源站| 在线免费观看一区| 亚洲精品亚洲人成人网| 91在线观看成人| 中文字幕亚洲一区二区av在线| 国产福利一区二区三区视频| 2020国产精品| 国产精品综合视频| 26uuu国产电影一区二区| 蜜臀久久久99精品久久久久久| 欧美日韩电影在线| 日韩国产精品久久久久久亚洲| 欧美亚洲尤物久久| 亚洲一二三区在线观看| 欧美在线高清视频| 艳妇臀荡乳欲伦亚洲一区| 色综合久久中文字幕综合网 | 欧美在线一二三四区| 亚洲免费观看高清完整版在线| 色综合中文字幕| 亚洲线精品一区二区三区八戒| 色婷婷亚洲婷婷| 亚洲国产视频在线| 日韩一级完整毛片| 久久精品国产精品亚洲精品| 精品国产免费人成在线观看| 国产麻豆精品久久一二三| 国产亚洲制服色| 成人一区二区在线观看| 亚洲色欲色欲www| 欧美视频一区二区三区| 视频一区欧美日韩| 欧美一二三区在线观看| 国产裸体歌舞团一区二区| 国产欧美精品一区| 色综合色综合色综合| 亚洲成a人片综合在线| 日韩欧美精品三级| 成人动漫一区二区在线| 亚洲一级二级在线| 欧美一区二区网站| 久久不见久久见免费视频7 | 丰满亚洲少妇av| 一区二区三区欧美日韩| 欧美理论在线播放| 国产一区二区三区免费看| 综合网在线视频| 8v天堂国产在线一区二区| 国产美女一区二区三区| 亚洲欧美电影院| 欧美大尺度电影在线| 成人高清视频在线| 五月婷婷色综合| 国产日韩欧美制服另类| 欧美性猛交一区二区三区精品| 日本网站在线观看一区二区三区| 久久这里只精品最新地址| 色狠狠av一区二区三区| 老司机免费视频一区二区三区| 国产精品欧美久久久久一区二区 | 丝袜亚洲精品中文字幕一区| 久久精品综合网| 在线观看区一区二| 国产麻豆9l精品三级站| 亚洲国产另类av| 欧美高清在线一区| 欧美一区在线视频| 色中色一区二区| 黄一区二区三区| 亚洲国产精品久久艾草纯爱| 国产视频一区在线播放| 欧美精品777| 97国产精品videossex| 九色综合国产一区二区三区| 成人欧美一区二区三区白人| 日韩欧美视频一区| 欧美主播一区二区三区| 不卡一区二区三区四区| 久久国内精品视频| 夜夜精品视频一区二区| 国产欧美一区二区三区在线看蜜臀| 欧美日韩一区二区三区不卡| 成人精品免费视频| 国产一区美女在线| 日韩电影免费在线看| 亚洲黄网站在线观看| 国产精品国产三级国产普通话三级 | 国产精品久久久久aaaa| 精品国产免费久久| 欧美一区二区三区人| 在线观看成人免费视频| 播五月开心婷婷综合| 国产精品自在欧美一区| 久久狠狠亚洲综合| 日韩不卡一区二区三区| 亚洲一区在线观看网站| 欧美国产一区视频在线观看| 亚洲精品一线二线三线| 在线电影院国产精品| 欧美亚洲国产怡红院影院| 一本大道av一区二区在线播放| 成人性生交大片免费看视频在线| 国内外精品视频| 国内精品久久久久影院薰衣草| 蜜臀va亚洲va欧美va天堂| 天天做天天摸天天爽国产一区| 亚洲一区二区三区影院| 一区二区三区四区高清精品免费观看 | 日韩黄色小视频| 亚洲高清免费在线| 亚洲尤物在线视频观看| 亚洲一区二区美女| 夜夜嗨av一区二区三区中文字幕| 亚洲日本一区二区三区| 日韩毛片精品高清免费| 136国产福利精品导航| 国产精品国产三级国产普通话三级 | 麻豆精品久久精品色综合| 欧美a级一区二区| 美女一区二区三区| 精品一区二区久久| 国产在线精品一区二区| 国产在线精品国自产拍免费| 国产美女视频91| 成人黄色一级视频| 91香蕉视频mp4| 在线视频一区二区三| 欧美日韩国产综合一区二区三区| 欧美日韩国产片| 日韩一区二区在线观看视频| 日韩女优av电影在线观看| 精品国内二区三区| 久久久不卡影院| 国产精品麻豆视频| 一区二区三区在线免费观看| 亚洲国产人成综合网站| 亚洲高清久久久| 麻豆国产一区二区| 国产成人免费在线| 色八戒一区二区三区| 欧美日韩久久一区二区|