亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? send.rpt

?? 上海外灘看到的最大的LED顯示屏的內核源代碼
?? RPT
字號:
Project Information                                    d:\cpld(huaqi)\send.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/17/2004 17:38:19

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

send      EPM3064ALC44-4   2        2        0      4       0           6  %

User Pins:                 2        2        0  



Project Information                                    d:\cpld(huaqi)\send.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in_clk' chosen for auto global Clock


Project Information                                    d:\cpld(huaqi)\send.rpt

** FILE HIERARCHY **



|single_send:6|


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

***** Logic for device 'send' compiled without errors.




Device: EPM3064ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R  R                    R  R  
              E  E  E                    E  E  
              S  S  S  V           i     S  S  
              E  E  E  C           n     E  E  
              R  R  R  C           _     R  R  
              V  V  V  I  G  G  G  c  G  V  V  
              E  E  E  N  N  N  N  l  N  E  E  
              D  D  D  T  D  D  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | out_clk 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
 in_data | 12         EPM3064ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | out_data 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/ 8( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   1/ 7( 14%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     4/16( 25%)   3/ 7( 42%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/30     ( 23%)
Total logic cells used:                          4/64     (  6%)
Total shareable expanders used:                  0/64     (  0%)
Total Turbo logic cells used:                    4/64     (  6%)
Total shareable expanders not available (n/a):   0/64     (  0%)
Average fan-in:                                  2.50
Total fan-in:                                    10

Total input pins required:                       2
Total output pins required:                      2
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        3
Total product terms required:                    6
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  64   (  0%)



Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    1    0  in_clk
  12    (1)  (A)      INPUT               0      0   0    0    0    0    1  in_data


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     53    D     OUTPUT      t        0      0   0    1    0    0    0  out_clk
  33     49    D         FF   +  t        0      0   0    0    2    0    0  out_data


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -     50    D       TFFE   +  t        0      0   0    0    0    1    1  |SINGLE_SEND:6|send_counter (|SINGLE_SEND:6|:6)
 (34)    51    D       DFFE   +  t        0      0   0    1    2    1    1  |SINGLE_SEND:6|data_temp (|SINGLE_SEND:6|:7)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'D':

                 Logic cells placed in LAB 'D'
        +------- LC53 out_clk
        | +----- LC49 out_data
        | | +--- LC50 |SINGLE_SEND:6|send_counter
        | | | +- LC51 |SINGLE_SEND:6|data_temp
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'D'
LC      | | | | | A B C D |     Logic cells that feed LAB 'D':
LC50 -> - * * * | - - - * | <-- |SINGLE_SEND:6|send_counter
LC51 -> - * - * | - - - * | <-- |SINGLE_SEND:6|data_temp

Pin
43   -> * - - - | - - - * | <-- in_clk
12   -> - - - * | - - - * | <-- in_data


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                           d:\cpld(huaqi)\send.rpt
send

** EQUATIONS **

in_clk   : INPUT;
in_data  : INPUT;

-- Node name is 'out_clk' 
-- Equation name is 'out_clk', location is LC053, type is output.
 out_clk = LCELL( in_clk $  GND);

-- Node name is 'out_data' = '|SINGLE_SEND:6|:3' 
-- Equation name is 'out_data', type is output 
 out_data = DFFE( _LC050 $  _LC051, GLOBAL( in_clk),  VCC,  VCC,  VCC);

-- Node name is '|SINGLE_SEND:6|:7' = '|SINGLE_SEND:6|data_temp' 
-- Equation name is '_LC051', type is buried 
_LC051   = DFFE( _EQ001 $  GND, GLOBAL( in_clk),  VCC,  VCC,  VCC);
  _EQ001 =  _LC050 &  _LC051
         #  in_data & !_LC050;

-- Node name is '|SINGLE_SEND:6|:6' = '|SINGLE_SEND:6|send_counter' 
-- Equation name is '_LC050', type is buried 
_LC050   = TFFE( VCC, GLOBAL( in_clk),  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                    d:\cpld(huaqi)\send.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX3000A' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,709K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
风间由美一区二区三区在线观看| 免费欧美在线视频| 亚洲一区二区黄色| 精品制服美女久久| 色又黄又爽网站www久久| 久久嫩草精品久久久久| 亚洲激情校园春色| 国产一区二区三区视频在线播放| 色综合久久久久综合体桃花网| 日韩欧美一级精品久久| 亚洲欧美日韩中文字幕一区二区三区| 天堂影院一区二区| 91一区在线观看| 久久亚洲一区二区三区四区| 一级女性全黄久久生活片免费| 成人免费视频网站在线观看| 精品精品国产高清a毛片牛牛| 亚洲一区二区三区不卡国产欧美 | 欧美天堂一区二区三区| 国产片一区二区| 久久电影国产免费久久电影| 欧美日本视频在线| 一区二区三区欧美久久| 成人一区二区三区在线观看| 久久精品欧美日韩精品| 免费观看在线综合| 欧美日韩一区在线观看| 午夜av区久久| 日本高清不卡视频| 国产欧美精品一区二区三区四区 | 爽爽淫人综合网网站| 91丨九色丨蝌蚪富婆spa| 久久久99久久精品欧美| 精品一区二区三区日韩| 日韩欧美国产综合在线一区二区三区 | 午夜av一区二区三区| 欧美午夜精品久久久| 亚洲精品美国一| 色网站国产精品| 亚洲精品老司机| 91黄色在线观看| 亚洲午夜国产一区99re久久| 欧美日韩综合在线| 日韩精品亚洲一区二区三区免费| 欧美日韩一区二区三区在线看| 午夜久久久久久电影| 69精品人人人人| 毛片一区二区三区| 久久免费看少妇高潮| 国产在线精品一区二区三区不卡| 国产日韩精品一区二区浪潮av| 国产成人综合精品三级| 国产精品久久久久久久久图文区| av日韩在线网站| 亚洲一区二区欧美| 欧美一级高清大全免费观看| 国产一区三区三区| 国产精品理论片| 欧美日韩不卡视频| 国产在线看一区| 成人欧美一区二区三区黑人麻豆 | 国产精品视频九色porn| 91在线免费看| 性做久久久久久久免费看| 宅男噜噜噜66一区二区66| 狠狠色综合日日| 亚洲色图在线播放| 91精品国产手机| 懂色av中文字幕一区二区三区| 亚洲欧美日韩久久精品| 91精品一区二区三区久久久久久| 精品无人码麻豆乱码1区2区 | 成人一区二区三区视频在线观看| 亚洲私人黄色宅男| 日韩色在线观看| 97久久超碰精品国产| 三级欧美韩日大片在线看| 国产婷婷一区二区| 欧美日韩精品一区二区天天拍小说 | 欧美日韩精品一区二区三区四区| 国产麻豆精品95视频| 亚洲一区二区黄色| 欧美经典三级视频一区二区三区| 欧美主播一区二区三区美女| 国产一区二区不卡在线 | 国产精品无遮挡| 欧美视频中文一区二区三区在线观看| 国产一区二区三区精品视频| 亚欧色一区w666天堂| 中文一区一区三区高中清不卡| 欧美高清视频不卡网| 9l国产精品久久久久麻豆| 毛片av一区二区| 午夜久久福利影院| 亚洲视频香蕉人妖| 中国av一区二区三区| 精品久久人人做人人爽| 欧美妇女性影城| 欧美在线观看视频在线| 波多野洁衣一区| 国产一区在线观看视频| 蜜桃精品视频在线| 日日骚欧美日韩| 亚洲国产一区二区a毛片| 最近中文字幕一区二区三区| 国产婷婷一区二区| 精品国产髙清在线看国产毛片 | 日本一不卡视频| 婷婷夜色潮精品综合在线| 亚洲成人自拍一区| 亚洲黄色免费网站| 亚洲另类在线一区| 亚洲女同女同女同女同女同69| 国产精品色一区二区三区| 日本一区二区三区四区在线视频| 精品理论电影在线| 日韩欧美一二区| 精品国产乱码久久久久久浪潮| 日韩视频在线永久播放| 欧美成人福利视频| 欧美精品一区二区三区一线天视频 | 免费看黄色91| 美女久久久精品| 韩国精品久久久| 国产精品影音先锋| 成人午夜电影网站| 91美女片黄在线观看91美女| 一本到不卡免费一区二区| 欧美在线观看视频在线| 欧美日本一区二区三区| 91精品国产色综合久久| 精品国产第一区二区三区观看体验| 精品福利一区二区三区免费视频| 亚洲精品一区二区精华| 国产精品免费av| 亚洲五码中文字幕| 精品一区二区三区香蕉蜜桃 | 亚洲成人免费av| 奇米一区二区三区| 国产一区二区网址| av在线综合网| 欧美午夜理伦三级在线观看| 日韩午夜在线播放| 中文字幕精品一区二区三区精品| 国产精品久久久久久久久快鸭 | 欧美视频三区在线播放| 日韩午夜精品电影| 国产欧美中文在线| 亚洲精品乱码久久久久久日本蜜臀| 午夜精品爽啪视频| 国产精品系列在线观看| 日本韩国精品一区二区在线观看| 4438x成人网最大色成网站| 亚洲精品一区二区三区在线观看| 亚洲欧美另类久久久精品| 视频在线观看91| 国产91精品精华液一区二区三区 | 一区二区三区四区在线| 麻豆国产欧美一区二区三区| 99久久综合精品| 欧美一区二区在线视频| 国产精品久久久久aaaa樱花| 亚洲成人动漫在线免费观看| 国产成人精品网址| 777色狠狠一区二区三区| 中文字幕国产精品一区二区| 午夜天堂影视香蕉久久| 成人免费观看视频| 日韩欧美电影一二三| 一级女性全黄久久生活片免费| 国产成人综合视频| 91麻豆精品91久久久久同性| 中文字幕一区av| 国产乱国产乱300精品| 精品视频一区二区三区免费| 中文字幕一区二| 国产成人啪免费观看软件 | 日日夜夜精品视频免费| 91免费看片在线观看| 国产亚洲综合性久久久影院| 午夜精品久久久久久久久| 北岛玲一区二区三区四区| 精品国产一区二区精华| 午夜视频在线观看一区| 在线精品国精品国产尤物884a| 欧美激情中文字幕| 国内欧美视频一区二区 | 色综合色综合色综合| 蜜桃91丨九色丨蝌蚪91桃色| av一区二区三区四区| 久久精品男人天堂av| 国产在线播精品第三| 日韩一区二区在线看| 亚洲成av人影院在线观看网| 91成人看片片| 一二三区精品福利视频| 色欧美片视频在线观看在线视频| 国产精品美女久久久久久| 粉嫩av一区二区三区粉嫩| 国产日韩一级二级三级|