亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? top.srr

?? ACTEL A3P StartKit FPGA開發全套文擋(含測試源碼)
?? SRR
?? 第 1 頁 / 共 4 頁
字號:
#Build: Synplify Pro 8.5F, Build 001R, Mar  7 2006
#install: C:\Libero\Synplify\Synplify_85F
#OS: Windows XP 5.1
#Hostname: WXP-HUANGKY

#Mon Sep 18 16:29:48 2006

$ Start of Compile
#Mon Sep 18 16:29:48 2006

Synplicity VHDL Compiler, version 3.4.1, Build 137R, built Apr  7 2006
Copyright (C) 1994-2005, Synplicity Inc.  All Rights Reserved

@N:"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":10:7:10:9|Top entity is set to TOP.
VHDL syntax check successful!

Compiler output is up to date.  No re-compile necessary

@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":9:7:9:9|Synthesizing work.top.def_arch 
@W: CD434 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":106:24:106:26|Signal sw2 in the sensitivity list is not used in the process
@W: CG296 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":106:16:106:22|Incomplete sensitivity list - assuming completeness
@W: CG290 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":109:3:109:5|Referenced variable sw1 is not in sensitivity list
@W: CG290 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Top.vhd":128:14:128:19|Referenced variable lcd_en is not in sensitivity list
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":9:7:9:9|Synthesizing work.lcd.behavioural 
@N: CD231 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":23:16:23:17|Using onehot encoding for type state_type (warmup="100000000")
@W: CD604 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":101:12:101:26|OTHERS clause is not synthesized 
Post processing for work.lcd.behavioural
@W: CL112 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":108:2:108:3|Feedback mux created for signal lcd_data[7:4]. Did you forget the set/reset assignment for this signal?
@W: CL112 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":108:2:108:3|Feedback mux created for signal finished. Did you forget the set/reset assignment for this signal?
@W: CL112 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":108:2:108:3|Feedback mux created for signal lcd_rs. Did you forget the set/reset assignment for this signal?
@N: CL201 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_to_LCD.vhd":108:2:108:3|Trying to extract state machine for register state
Extracted state machine for register state
State machine has 9 reachable states with original encodings of:
   000000001
   000000010
   000000100
   000001000
   000010000
   000100000
   001000000
   010000000
   100000000
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\my_clk_divider.vhd":6:7:6:17|Synthesizing work.clk_divider.def_arch 
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\clockdiv.vhd":5:7:5:14|Synthesizing work.clockdiv.behavioural 
Post processing for work.clockdiv.behavioural
Post processing for work.clk_divider.def_arch
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\Data_block.vhd":8:7:8:16|Synthesizing work.data_block.def_arch 
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\mux2.vhd":5:7:5:10|Synthesizing work.mux2.behavioral 
@W: CD604 :"C:\Actelprj\PA3_DemoBoard_72\hdl\mux2.vhd":23:6:23:19|OTHERS clause is not synthesized 
Post processing for work.mux2.behavioral
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\count8.vhd":6:7:6:12|Synthesizing work.count8.behavioral 
@W: CG296 :"C:\Actelprj\PA3_DemoBoard_72\hdl\count8.vhd":21:2:21:8|Incomplete sensitivity list - assuming completeness
@W: CG290 :"C:\Actelprj\PA3_DemoBoard_72\hdl\count8.vhd":27:23:27:26|Referenced variable data is not in sensitivity list
@W: CG290 :"C:\Actelprj\PA3_DemoBoard_72\hdl\count8.vhd":26:11:26:15|Referenced variable sload is not in sensitivity list
Post processing for work.count8.behavioral
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\LED_Flashing.vhd":7:7:7:18|Synthesizing work.led_flashing.behavioral 
@W: CD604 :"C:\Actelprj\PA3_DemoBoard_72\hdl\LED_Flashing.vhd":39:6:39:19|OTHERS clause is not synthesized 
@N: CD630 :"C:\Actelprj\PA3_DemoBoard_72\hdl\binary_counter.vhd":6:7:6:20|Synthesizing work.binary_counter.behavioral 
Post processing for work.binary_counter.behavioral
Post processing for work.led_flashing.behavioral
Post processing for work.data_block.def_arch
Post processing for work.top.def_arch
@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Mon Sep 18 16:29:48 2006

###########################################################[
Synplicity Proasic Technology Mapper, Version 8.6.0, Build 155R, Built Apr 11 2006
Copyright (C) 1994-2006, Synplicity Inc.  All Rights Reserved
Version 8.5F
@N: MF249 |Running in 32-bit mode.
@N|Gated clock conversion disabled 


Automatic dissolve at startup in view:work.Data_Block(def_arch) of SW7_count(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.5.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.12.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.6.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.2.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.1.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.8.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.10.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.4.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.21.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.14.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.23.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.17.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.11.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.18.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.19.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.20.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.13.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.7.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.3.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.9.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.15.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.22.clk_div(clockdiv)
Automatic dissolve at startup in view:work.CLK_DIVIDER(def_arch) of GEN_label.16.clk_div(clockdiv)
Automatic dissolve at startup in view:work.TOP(def_arch) of CLK_DIVIDER_intance(CLK_DIVIDER)
RTL optimization done.

Finished RTL optimizations (Time elapsed 0h:00m:00s; Memory used current: 26MB peak: 27MB)
Encoding state machine work.lcd(behavioural)-state[0:8]
original code -> new code
   000000001 -> 000000001
   000000010 -> 000000010
   000000100 -> 000000100
   000001000 -> 000001000
   000010000 -> 000010000
   000100000 -> 000100000
   001000000 -> 001000000
   010000000 -> 010000000
   100000000 -> 100000000

Finished factoring (Time elapsed 0h:00m:00s; Memory used current: 27MB peak: 28MB)

Finished gated-clock and generated-clock conversion (Time elapsed 0h:00m:00s; Memory used current: 27MB peak: 28MB)

Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:01s; Memory used current: 27MB peak: 28MB)

Starting Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 27MB peak: 28MB)

Finished Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 27MB peak: 28MB)

Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:01s; Memory used current: 27MB peak: 28MB)

Finished preparing to map (Time elapsed 0h:00m:01s; Memory used current: 27MB peak: 28MB)
Promoting Net SW1_c on CLKINT  I_10
Buffering SW3_c, fanout 16 segments 2
Buffering SW2_c, fanout 19 segments 2
Replicating lcd_en, fanout 22 segments 2
Buffering clk_internal1, fanout 13 segments 2

Finished technology mapping (Time elapsed 0h:00m:01s; Memory used current: 28MB peak: 29MB)

Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:01s; Memory used current: 28MB peak: 29MB)

Added 3 Buffers
Added 1 Cells via replication

Finished restoring hierarchy (Time elapsed 0h:00m:01s; Memory used current: 28MB peak: 29MB)
@N: BN191 |Writing property annotation file C:\Actelprj\PA3_DemoBoard_72\synthesis\TOP.tap.
Writing Analyst data base C:\Actelprj\PA3_DemoBoard_72\synthesis\TOP.srm
@N: BN225 |Writing default property annotation file C:\Actelprj\PA3_DemoBoard_72\synthesis\TOP.map.
Writing EDIF Netlist and constraint files
Found clock TOP|CLK with period 10.00ns 
Found clock TOP|SW6 with period 10.00ns 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net clk_internal1 appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[15] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[21] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[14] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[8] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[2] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[6] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[12] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[19] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[18] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[17] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[10] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[16] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[13] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[20] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[3] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[9] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[7] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[1] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[5] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[11] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\clockdiv.vhd":20:8:20:9|Net net[4] appears to be a clock source which was not identified. Assuming default frequency. 
@W:"c:\actelprj\pa3_demoboard_72\hdl\data_to_lcd.vhd":122:15:122:25|Net lcd_en appears to be a clock source which was not identified. Assuming default frequency. 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美国产激情二区三区| 欧美私人免费视频| 欧美一区二区日韩| 亚洲一区在线视频观看| 欧美性猛交xxxx黑人交| 日本乱人伦aⅴ精品| 激情欧美一区二区三区在线观看| 欧美一区二区三区影视| 69堂成人精品免费视频| 国产精品一品二品| 一区二区三区四区在线| 日韩欧美中文字幕一区| av电影在线不卡| 亚洲第一搞黄网站| 国产农村妇女精品| 欧美一区二区黄色| 久久免费看少妇高潮| 欧美日韩一卡二卡| 成人av在线播放网站| 男女视频一区二区| 亚洲精品国产一区二区精华液| 日韩欧美激情一区| 在线看不卡av| 91亚洲精品一区二区乱码| 国产美女视频91| 日韩 欧美一区二区三区| 亚洲成人在线观看视频| 精品在线播放午夜| 日韩电影在线观看一区| 国产成人精品免费一区二区| 看片的网站亚洲| 日本午夜一本久久久综合| 国产在线麻豆精品观看| 色www精品视频在线观看| 777午夜精品视频在线播放| 欧美极品少妇xxxxⅹ高跟鞋| 五月婷婷综合激情| 亚洲成av人片在线观看无码| 国产麻豆午夜三级精品| 色婷婷国产精品| 色综合天天综合网国产成人综合天 | 国产一区二区美女| 99re8在线精品视频免费播放| 国产精品一区二区黑丝| 欧美无乱码久久久免费午夜一区| 精品黑人一区二区三区久久| 欧美videossexotv100| 2014亚洲片线观看视频免费| 久久综合狠狠综合久久激情| 尤物av一区二区| 成人美女视频在线看| 91视频观看视频| 久久久精品2019中文字幕之3| 亚洲麻豆国产自偷在线| 最新日韩在线视频| 中文字幕亚洲欧美在线不卡| 九九精品视频在线看| 欧美三级日韩三级| 综合婷婷亚洲小说| 五月婷婷另类国产| 91高清在线观看| 中文字幕一区二区三区视频| 国产专区欧美精品| 7777精品伊人久久久大香线蕉超级流畅 | 日韩欧美国产综合| 婷婷成人综合网| 欧美三级韩国三级日本三斤 | 欧美一区二区视频在线观看 | 亚洲一区在线看| 色成人在线视频| 亚洲人成精品久久久久| 99精品视频在线播放观看| 亚洲国产精品v| 成人sese在线| 亚洲丝袜精品丝袜在线| proumb性欧美在线观看| 日本一区二区三区dvd视频在线| 国产一区啦啦啦在线观看| 久久品道一品道久久精品| 激情小说亚洲一区| 国产日产精品1区| 99久久精品国产精品久久| 亚洲色图欧美在线| 欧美在线你懂得| 日韩电影免费一区| 久久久久国产成人精品亚洲午夜 | 国产精品超碰97尤物18| 亚洲一区二区三区在线| 欧美日韩一区 二区 三区 久久精品| 亚洲国产精品人人做人人爽| 国产成人自拍网| 中文字幕一区二区三区在线不卡 | 日日噜噜夜夜狠狠视频欧美人| 国产凹凸在线观看一区二区 | 麻豆精品在线观看| 在线亚洲一区观看| 青青国产91久久久久久| 久久精品人人做人人综合 | 国产.精品.日韩.另类.中文.在线.播放| 久久久无码精品亚洲日韩按摩| 成人性生交大片免费看在线播放| 一区在线播放视频| 欧美精品乱码久久久久久| 亚洲女人的天堂| 欧美丰满少妇xxxbbb| 国产一区欧美一区| 一区二区不卡在线视频 午夜欧美不卡在 | 色综合天天综合狠狠| 丝袜a∨在线一区二区三区不卡| 久久综合国产精品| 欧美体内she精高潮| 国产精品一二一区| 亚洲成人激情综合网| 欧美韩日一区二区三区四区| 欧美色倩网站大全免费| 国产mv日韩mv欧美| 日韩精品福利网| 一区二区在线免费观看| 国产拍欧美日韩视频二区| 91麻豆精品国产91久久久久久久久 | 日韩精品一区二区在线观看| 91小视频免费看| 国产美女精品人人做人人爽| 亚洲成人免费影院| 亚洲欧洲日产国码二区| 久久久久久久久一| 制服丝袜国产精品| 欧美色电影在线| 99久久久精品| 国产成人午夜电影网| 国内精品伊人久久久久av影院 | 欧美韩国日本不卡| 欧美成人三级在线| 欧美日韩不卡视频| 美腿丝袜亚洲三区| 午夜视频在线观看一区二区| 国产精品电影院| 国产精品久久久久aaaa| 国产日韩欧美制服另类| 精品欧美一区二区久久| 91精品国产乱码久久蜜臀| 欧美午夜免费电影| 欧美做爰猛烈大尺度电影无法无天| 成人免费精品视频| 成人av一区二区三区| 国产福利一区二区| 国产精品一区二区91| 国产一二三精品| 国产成人免费视频一区| 国产99一区视频免费| 国产精品综合视频| 丁香婷婷综合色啪| 成人黄色一级视频| 日本伦理一区二区| 欧美日韩国产首页| 欧美一区二区三区四区五区 | 国产一区二区三区| 国产乱淫av一区二区三区| 国产一区二区三区免费看| 国产99久久久精品| 波多野结衣在线一区| 91性感美女视频| 欧美三级蜜桃2在线观看| 欧美精选一区二区| 2欧美一区二区三区在线观看视频| 精品99999| 中文字幕欧美一区| 亚洲成a人片在线不卡一二三区 | 99精品视频在线免费观看| 色噜噜狠狠色综合欧洲selulu| 欧洲一区二区av| 日韩视频一区二区在线观看| 97久久久精品综合88久久| 欧美三级电影网| 日韩欧美不卡在线观看视频| 国产精品视频一二三| 日韩视频一区二区三区| 国产欧美日韩三区| 亚洲激情五月婷婷| 青草av.久久免费一区| 国内精品在线播放| 色欧美片视频在线观看 | 国产精品亚洲综合一区在线观看| 成人在线视频一区二区| 欧美午夜一区二区| 久久天天做天天爱综合色| 亚洲日穴在线视频| 麻豆国产精品777777在线| 91色乱码一区二区三区| 亚洲精品在线观看视频| 亚洲成人综合视频| 成人国产在线观看| 欧美tk丨vk视频| 一区二区三区中文在线观看| 九九九精品视频| 欧美三级日韩三级| 亚洲欧洲韩国日本视频| 国产伦精品一区二区三区视频青涩 | 亚洲欧美精品午睡沙发| 精品一区二区av|