亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? i2c_master_bit_ctrl.syr

?? FPGA數字電子系統設計與開發實例導航光盤內附源碼
?? SYR
字號:
Release 6.1i - xst G.23Copyright (c) 1995-2003 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Reading design: i2c_master_bit_ctrl.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis     4.1) HDL Synthesis Report  5) Advanced HDL Synthesis  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : i2c_master_bit_ctrl.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : i2c_master_bit_ctrlOutput Format                      : NGCTarget Device                      : xc2s50e-6-tq144---- Source OptionsTop Module Name                    : i2c_master_bit_ctrlAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : i2c_master_bit_ctrl.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO=========================================================================WARNING:Xst:1885 - LSO file is empty, default list of libraries is used=========================================================================*                          HDL Compilation                              *=========================================================================Compiling source file "i2c_master_bit_ctrl.v"Compiling include file "i2c_master_defines.v"Module <i2c_master_bit_ctrl> compiledNo errors in compilationAnalysis of file <i2c_master_bit_ctrl.prj> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <i2c_master_bit_ctrl>.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 180: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 189: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 190: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 194: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 195: Delay is ignored for synthesis.WARNING:Xst:915 - Message (916) is reported only 5 times for each module.Module <i2c_master_bit_ctrl> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <i2c_master_bit_ctrl>.    Related source file is i2c_master_bit_ctrl.v.    Found finite state machine <FSM_0> for signal <c_state>.    -----------------------------------------------------------------------    | States             | 18                                             |    | Transitions        | 50                                             |    | Inputs             | 6                                              |    | Outputs            | 19                                             |    | Clock              | clk (rising_edge)                              |    | Clock enable       | $n0001 (positive)                              |    | Reset              | nReset (negative)                              |    | Reset type         | asynchronous                                   |    | Reset State        | 000000000000000001                             |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <sda_oen>.    Found 1-bit register for signal <al>.    Found 1-bit register for signal <cmd_ack>.    Found 1-bit register for signal <busy>.    Found 1-bit register for signal <scl_oen>.    Found 1-bit register for signal <dout>.    Found 16-bit subtractor for signal <$n0049> created at line 210.    Found 1-bit register for signal <clk_en>.    Found 1-bit register for signal <cmd_stop>.    Found 16-bit register for signal <cnt>.    Found 1-bit register for signal <dcmd_stop>.    Found 1-bit register for signal <dSCL>.    Found 1-bit register for signal <dscl_oen>.    Found 1-bit register for signal <dSDA>.    Found 1-bit register for signal <sda_chk>.    Found 1-bit register for signal <sSCL>.    Found 1-bit register for signal <sSDA>.    Found 1-bit register for signal <sta_condition>.    Found 1-bit register for signal <sto_condition>.    Summary:	inferred   1 Finite State Machine(s).	inferred  33 D-type flip-flop(s).	inferred   1 Adder/Subtracter(s).Unit <i2c_master_bit_ctrl> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Registers                        : 18  1-bit register                   : 17  16-bit register                  : 1# Adders/Subtractors               : 1  16-bit subtractor                : 1==================================================================================================================================================*                       Advanced HDL Synthesis                          *=========================================================================Selecting encoding for FSM_0 ...Optimizing FSM <FSM_0> on signal <c_state> with one-hot encoding.=========================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <i2c_master_bit_ctrl> ...Loading device for application Xst from file '2s50e.nph' in environment C:/Program Files/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block i2c_master_bit_ctrl, actual ratio is 7.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : i2c_master_bit_ctrl.ngrTop Level Output File Name         : i2c_master_bit_ctrlOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 35Macro Statistics :# Registers                        : 18#      1-bit register              : 17#      16-bit register             : 1# Adders/Subtractors               : 1#      16-bit subtractor           : 1Cell Usage :# BELS                             : 136#      GND                         : 1#      LUT1                        : 17#      LUT2                        : 12#      LUT2_L                      : 1#      LUT3                        : 21#      LUT3_L                      : 2#      LUT4                        : 40#      LUT4_D                      : 1#      LUT4_L                      : 9#      MUXCY                       : 15#      VCC                         : 1#      XORCY                       : 16# FlipFlops/Latches                : 51#      FD                          : 1#      FDC                         : 7#      FDCE                        : 34#      FDE                         : 1#      FDP                         : 5#      FDPE                        : 3# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 34#      IBUF                        : 26#      OBUF                        : 8=========================================================================Device utilization summary:---------------------------Selected Device : 2s50etq144-6  Number of Slices:                      59  out of    768     7%   Number of Slice Flip Flops:            51  out of   1536     3%   Number of 4 input LUTs:               103  out of   1536     6%   Number of bonded IOBs:                 34  out of    102    33%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 51    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6   Minimum period: 11.421ns (Maximum Frequency: 87.558MHz)   Minimum input arrival time before clock: 9.040ns   Maximum output required time after clock: 8.619ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               11.421ns (Levels of Logic = 4)  Source:            cnt_7 (FF)  Destination:       cnt_6 (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: cnt_7 to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDCE:C->Q             2   0.992   1.150  cnt_7 (cnt_7)     LUT4:I0->O            1   0.468   0.920  _n005349 (CHOICE110)     LUT2_L:I0->LO         1   0.468   0.100  _n005363 (CHOICE118)     LUT4:I2->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                     11.421ns (3.551ns logic, 7.870ns route)                                       (31.1% logic, 68.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'Offset:              9.040ns (Levels of Logic = 3)  Source:            ena (PAD)  Destination:       cnt_6 (FF)  Destination Clock: clk rising  Data Path: ena to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             1   0.797   0.920  ena_IBUF (ena_IBUF)     LUT4:I3->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                      9.040ns (2.420ns logic, 6.620ns route)                                       (26.8% logic, 73.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              8.619ns (Levels of Logic = 1)  Source:            al (FF)  Destination:       al (PAD)  Source Clock:      clk rising  Data Path: al to al                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q             21   0.992   3.025  al (al_OBUF)     OBUF:I->O                 4.602          al_OBUF (al)    ----------------------------------------    Total                      8.619ns (5.594ns logic, 3.025ns route)                                       (64.9% logic, 35.1% route)=========================================================================CPU : 3.60 / 4.13 s | Elapsed : 4.00 / 4.00 s --> Total memory usage is 56716 kilobytes

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲午夜电影在线| 免费成人在线网站| 久久99精品久久久久婷婷| 成人自拍视频在线| 91精品国产综合久久精品图片| 国产欧美一区二区三区在线看蜜臀| 亚洲午夜私人影院| 99精品国产热久久91蜜凸| 精品国产一区二区亚洲人成毛片| 亚洲三级电影网站| 国产成人免费高清| 精品国产一二三| 日本女优在线视频一区二区| 欧美丝袜自拍制服另类| 中文字幕一区免费在线观看 | 久久久美女毛片| 一区视频在线播放| 国产精品一区不卡| 精品国产一区二区精华| 日本午夜一本久久久综合| 日本久久精品电影| 亚洲三级在线免费观看| av亚洲精华国产精华| 国产女人18毛片水真多成人如厕| 美日韩一区二区| 欧美一区二区三区四区高清| 日韩国产精品久久久久久亚洲| 欧美私模裸体表演在线观看| 亚洲一区二区视频| 欧美日韩小视频| 亚洲一区二区五区| 欧美乱妇20p| 日本午夜一区二区| 3atv在线一区二区三区| 天天综合色天天综合| 欧美精品777| 老汉av免费一区二区三区| 日韩一区二区精品葵司在线 | 久久精品99国产精品| 欧美肥妇bbw| 久久99这里只有精品| 亚洲精品一线二线三线无人区| 韩国精品在线观看| 国产欧美日韩综合| 99r国产精品| 亚洲成a人在线观看| 日韩一级完整毛片| 国产福利一区二区三区在线视频| 国产欧美久久久精品影院| jvid福利写真一区二区三区| 一区二区三区视频在线看| 欧美在线观看一二区| 亚洲图片欧美一区| 精品久久久久久久久久久院品网| 国产精品自在欧美一区| 最新中文字幕一区二区三区 | 一区二区三区精品视频在线| 在线观看一区二区视频| 午夜精品一区二区三区电影天堂| 欧美一级搡bbbb搡bbbb| 国产真实乱对白精彩久久| 国产精品网站在线观看| 欧美午夜视频网站| 老司机午夜精品| 国产精品免费av| 欧美精品成人一区二区三区四区| 国产一区二区久久| 亚洲尤物视频在线| 久久久久久久久久电影| 欧美在线视频不卡| 国产成人啪免费观看软件| 亚洲女子a中天字幕| 欧美xingq一区二区| 91丨porny丨首页| 久久精品免费观看| 亚洲人吸女人奶水| 精品久久久久久久久久久久包黑料 | 色综合久久综合网| 美国三级日本三级久久99| 国产精品三级视频| 欧美人xxxx| 99vv1com这只有精品| 麻豆精品久久精品色综合| 亚洲欧洲精品一区二区三区| 3d动漫精品啪啪一区二区竹菊| 成人美女视频在线看| 免费观看一级欧美片| 亚洲综合在线免费观看| 久久久久久久网| 欧美另类videos死尸| 97久久精品人人澡人人爽| 日产欧产美韩系列久久99| 亚洲精品国产精华液| 久久蜜桃一区二区| 欧美日韩亚洲综合在线| kk眼镜猥琐国模调教系列一区二区 | 国产女人aaa级久久久级| 日韩一级在线观看| 欧美日韩免费高清一区色橹橹| 国产精品99久久久久久久vr | 成人国产电影网| 久久精品99国产国产精| 午夜免费欧美电影| 亚洲婷婷国产精品电影人久久| 一本一道综合狠狠老| 久久精品亚洲国产奇米99| 成人高清视频在线| 国产精品一区2区| 国产一区二区网址| 激情综合色播激情啊| 免费久久99精品国产| 亚洲综合激情小说| 国产精品久久久久毛片软件| 欧美一区二区三区视频在线 | 麻豆精品一区二区av白丝在线| 国产亚洲欧美日韩俺去了| 8v天堂国产在线一区二区| 欧美亚洲一区二区在线观看| 91蜜桃免费观看视频| 色婷婷激情久久| 色94色欧美sute亚洲线路一ni| 色婷婷av一区二区三区之一色屋| 99久久99精品久久久久久 | 欧美剧在线免费观看网站| 日本国产一区二区| 欧美日韩国产首页在线观看| 欧美网站一区二区| 色综合久久88色综合天天免费| 欧美亚洲日本国产| 欧美天堂一区二区三区| 欧美怡红院视频| 欧美日韩视频一区二区| 欧美日韩亚洲不卡| 日韩天堂在线观看| 久久久国产精品不卡| 国产日韩欧美精品电影三级在线| 国产精品日产欧美久久久久| 亚洲欧美日韩久久| 日本不卡123| 国产一区二区三区四| 成人av网址在线| 日本高清成人免费播放| 4hu四虎永久在线影院成人| 91精品国产免费| 精品国产伦一区二区三区观看方式| 久久久久97国产精华液好用吗| 国产精品免费视频网站| 丝袜亚洲另类欧美| 国产精品亚洲午夜一区二区三区| 99麻豆久久久国产精品免费| 欧美日韩免费观看一区三区| 欧美一区二区三区人| 久久久久久久久久久99999| 国产精品初高中害羞小美女文| 亚洲欧美日韩国产成人精品影院| 日韩国产欧美在线播放| 成人av影院在线| 日韩一区二区在线观看视频| 国产日韩欧美一区二区三区综合| 亚洲综合免费观看高清完整版| 亚洲一区二区美女| 国产乱人伦偷精品视频不卡| 日本久久电影网| 欧美成人a在线| 亚洲国产精品精华液网站| 国产精品一区二区x88av| 在线播放/欧美激情| 欧美激情中文字幕一区二区| 久久女同互慰一区二区三区| 日本一区二区动态图| 日韩中文字幕av电影| 91同城在线观看| 久久综合九色综合97婷婷女人| 亚洲成人免费看| 99国产精品一区| 国产丝袜在线精品| 美女免费视频一区二区| 在线看国产一区二区| 国产精品萝li| 国产麻豆视频一区| 欧美成人女星排行榜| 丝袜亚洲另类丝袜在线| 91黄视频在线| 国产精品毛片a∨一区二区三区| 免费成人深夜小野草| 成人免费观看视频| 国产欧美综合在线观看第十页| 久久成人麻豆午夜电影| 欧美三级电影网| 亚洲欧美日韩在线不卡| 懂色av中文一区二区三区| 久久夜色精品国产欧美乱极品| 日韩国产在线观看| 欧美一区二区国产| 香蕉影视欧美成人| 欧美日韩视频专区在线播放| 亚洲综合在线五月| 91成人网在线| 亚洲一二三四区| 欧美视频中文字幕|