亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_regs.map.rpt

?? 一本老師推薦的經典的VHDL覆蓋基礎的入門書籍
?? RPT
字號:
Analysis & Synthesis report for uart_regs
Fri Dec 31 13:39:56 2004
Version 4.0 Build 190 1/28/2004 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Default Parameter Settings
  5. Analysis & Synthesis Files Read
  6. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



+---------------------------------------------------------------------+
; Analysis & Synthesis Summary                                        ;
+-----------------------------+---------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Dec 31 13:39:56 2004 ;
; Revision Name               ; uart_regs                             ;
; Top-level Entity Name       ; uart_regs                             ;
; Family                      ; Stratix                               ;
+-----------------------------+---------------------------------------+


+----------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                          ;
+-----------------------------------------------------------------------------------------
; Option                                                  ; Setting      ; Default Value ;
+---------------------------------------------------------+--------------+---------------+
; Top-level entity name                                   ; uart_regs    ;               ;
; Auto Resource Sharing                                   ; Off          ; Off           ;
; Auto RAM Block Balancing                                ; On           ; On            ;
; Auto Shift Register Replacement                         ; On           ; On            ;
; Auto DSP Block Replacement                              ; On           ; On            ;
; Auto RAM Replacement                                    ; On           ; On            ;
; Auto ROM Replacement                                    ; On           ; On            ;
; Allow register retiming to trade off Tsu/Tco with Fmax  ; On           ; On            ;
; Perform gate-level register retiming                    ; Off          ; Off           ;
; Perform WYSIWYG Primitive Resynthesis                   ; Off          ; Off           ;
; Remove Duplicate Logic                                  ; On           ; On            ;
; Auto Open-Drain Pins                                    ; On           ; On            ;
; Auto Carry Chains                                       ; On           ; On            ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II ; 70           ; 70            ;
; Optimization Technique -- Stratix/Stratix GX            ; Balanced     ; Balanced      ;
; Auto Global Register Control Signals                    ; On           ; On            ;
; Auto Global Clock                                       ; On           ; On            ;
; Limit AHDL Integers to 32 Bits                          ; Off          ; Off           ;
; Ignore SOFT Buffers                                     ; On           ; On            ;
; Ignore LCELL Buffers                                    ; Off          ; Off           ;
; Ignore ROW GLOBAL Buffers                               ; Off          ; Off           ;
; Ignore GLOBAL Buffers                                   ; Off          ; Off           ;
; Ignore CASCADE Buffers                                  ; Off          ; Off           ;
; Ignore CARRY Buffers                                    ; Off          ; Off           ;
; Remove Duplicate Registers                              ; On           ; On            ;
; Remove Redundant Logic Cells                            ; Off          ; Off           ;
; Power-Up Don't Care                                     ; On           ; On            ;
; NOT Gate Push-Back                                      ; On           ; On            ;
; DSP Block Balancing                                     ; Auto         ; Auto          ;
; State Machine Processing                                ; Auto         ; Auto          ;
; Family name                                             ; Stratix      ; Stratix       ;
; VHDL Version                                            ; VHDL93       ; VHDL93        ;
; Verilog Version                                         ; Verilog_2001 ; Verilog_2001  ;
; Preserve fewer node names                               ; On           ; On            ;
; Disk space/compilation speed tradeoff                   ; Normal       ; Normal        ;
; Create Debugging Nodes for IP Cores                     ; off          ; off           ;
+---------------------------------------------------------+--------------+---------------+


+-------------------------------------------------+
; Analysis & Synthesis Default Parameter Settings ;
+--------------------------------------------------
; Name               ; Setting                    ;
+--------------------+----------------------------+
; CARRY_CHAIN        ; MANUAL                     ;
; CASCADE_CHAIN      ; MANUAL                     ;
; OPTIMIZE_FOR_SPEED ; 5                          ;
; STYLE              ; FAST                       ;
+--------------------+----------------------------+


+-----------------------------------------------------------------------------+
; Analysis & Synthesis Files Read                                             ;
+------------------------------------------------------------------------------
; File Name                                                            ; Read ;
+----------------------------------------------------------------------+------+
; ../core/myfifo_8.v                                                   ; Read ;
; ../core/myfifo_10.v                                                  ; Read ;
; ../src/uart_receiver.v                                               ; Read ;
; ../src/uart_regs.v                                                   ; Read ;
; ../src/uart_transmitter.v                                            ; Read ;
; e:/quartus/libraries/megafunctions/scfifo.tdf                        ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/scfifo_eaq.tdf      ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/a_dpfifo_rll.tdf    ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/a_fefifo_qve.tdf    ; Read ;
; e:/quartus/libraries/megafunctions/lpm_counter.tdf                   ; Read ;
; e:/quartus/libraries/megafunctions/alt_counter_stratix.tdf           ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/dpram_81k.tdf       ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/altsyncram_mmb1.tdf ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/scfifo_nbq.tdf      ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/a_dpfifo_4nl.tdf    ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/dpram_h2k.tdf       ; Read ;
; f:/fan/quatus_word/example-b3-1/uart_regs/dev/db/altsyncram_apb1.tdf ; Read ;
; e:/quartus/libraries/megafunctions/lpm_add_sub.tdf                   ; Read ;
; e:/quartus/libraries/megafunctions/addcore.tdf                       ; Read ;
; e:/quartus/libraries/megafunctions/a_csnbuffer.tdf                   ; Read ;
; e:/quartus/libraries/megafunctions/altshift.tdf                      ; Read ;
+----------------------------------------------------------------------+------+


+--------------------------------+
; Analysis & Synthesis Messages  ;
+--------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 4.0 Build 190 1/28/2004 SJ Full Version
    Info: Processing started: Fri Dec 31 13:39:50 2004
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off uart_regs -c uart_regs --generate_functional_sim_netlist
Info: Found 1 design units and 1 entities in source file ../core/myfifo_8.v
    Info: Found entity 1: myfifo_8
Info: Found 1 design units and 1 entities in source file ../core/myfifo_10.v
    Info: Found entity 1: myfifo_10
Info: Found 1 design units and 1 entities in source file ../src/seriesPort.v
    Info: Found entity 1: series_port
Info: Found 0 design units and 0 entities in source file ../src/uart_defines.v
Info: Found 1 design units and 1 entities in source file ../src/uart_receiver.v
    Info: Found entity 1: uart_receiver
Warning: Verilog HDL net warning at uart_regs.v(115): created undeclared net rf_overrun
Info: Found 1 design units and 1 entities in source file ../src/uart_regs.v
    Info: Found entity 1: uart_regs
Info: Found 1 design units and 1 entities in source file ../src/uart_transmitter.v
    Info: Found entity 1: uart_transmitter
Warning: Verilog HDL expression warning at uart_regs.v(319): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(328): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(337): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(346): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(355): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(364): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(373): truncated operand with size 32 to match size of smaller operand (16)
Warning: Verilog HDL expression warning at uart_regs.v(375): truncated operand with size 32 to match size of smaller operand (16)
Warning: Verilog HDL expression warning at uart_regs.v(400): truncated operand with size 32 to match size of smaller operand (8)
Warning: Verilog HDL expression warning at uart_regs.v(455): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(462): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(469): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(476): truncated operand with size 2 to match size of smaller operand (1)
Warning: Verilog HDL expression warning at uart_regs.v(487): truncated operand with size 32 to match size of smaller operand (1)
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/scfifo.tdf
    Info: Found entity 1: scfifo
Info: Found 1 design units and 1 entities in source file db/scfifo_eaq.tdf
    Info: Found entity 1: scfifo_eaq
Info: Found 1 design units and 1 entities in source file db/a_dpfifo_rll.tdf
    Info: Found entity 1: a_dpfifo_rll
Info: Found 1 design units and 1 entities in source file db/a_fefifo_qve.tdf
    Info: Found entity 1: a_fefifo_qve
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/lpm_counter.tdf
    Info: Found entity 1: lpm_counter
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/alt_counter_stratix.tdf
    Info: Found entity 1: alt_counter_stratix
Info: Found 1 design units and 1 entities in source file db/dpram_81k.tdf
    Info: Found entity 1: dpram_81k
Info: Found 1 design units and 1 entities in source file db/altsyncram_mmb1.tdf
    Info: Found entity 1: altsyncram_mmb1
Warning: Verilog HDL expression warning at uart_receiver.v(206): truncated operand with size 32 to match size of smaller operand (8)
Warning: Verilog HDL expression warning at uart_receiver.v(221): truncated operand with size 32 to match size of smaller operand (10)
Info: Found 1 design units and 1 entities in source file db/scfifo_nbq.tdf
    Info: Found entity 1: scfifo_nbq
Info: Found 1 design units and 1 entities in source file db/a_dpfifo_4nl.tdf
    Info: Found entity 1: a_dpfifo_4nl
Info: Found 1 design units and 1 entities in source file db/dpram_h2k.tdf
    Info: Found entity 1: dpram_h2k
Info: Found 1 design units and 1 entities in source file db/altsyncram_apb1.tdf
    Info: Found entity 1: altsyncram_apb1
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/lpm_add_sub.tdf
    Info: Found entity 1: lpm_add_sub
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/addcore.tdf
    Info: Found entity 1: addcore
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/a_csnbuffer.tdf
    Info: Found entity 1: a_csnbuffer
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/altshift.tdf
    Info: Found entity 1: altshift
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 17 warnings
    Info: Processing ended: Fri Dec 31 13:39:55 2004
    Info: Elapsed time: 00:00:05


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国v精品久久久网| 欧美三级在线看| 国产亚洲成aⅴ人片在线观看| 蜜臀av性久久久久av蜜臀妖精| 69堂国产成人免费视频| 亚洲成年人网站在线观看| 欧美视频一区二区在线观看| 伊人一区二区三区| 在线观看亚洲一区| 亚洲一级不卡视频| 欧美视频一区二区| 午夜精品福利一区二区三区av | 精品剧情v国产在线观看在线| 日韩黄色一级片| 一区二区三区小说| 91在线观看成人| 亚洲欧美偷拍卡通变态| 91久久奴性调教| 亚洲午夜精品网| 欧美久久久久久久久久| 日韩av在线发布| 欧美大片免费久久精品三p| 国产一区日韩二区欧美三区| 国产欧美日韩卡一| 91视频在线观看免费| 亚洲一区二区三区四区五区中文| 欧美乱妇15p| 极品瑜伽女神91| 久久九九全国免费| 91最新地址在线播放| 亚洲一区在线观看免费观看电影高清 | 国产一区福利在线| 国产欧美精品一区aⅴ影院 | 东方欧美亚洲色图在线| 中文字幕中文在线不卡住| 91麻豆国产精品久久| 亚洲成a人在线观看| 日韩丝袜情趣美女图片| 国产很黄免费观看久久| 国产精品短视频| 欧美人xxxx| 国产酒店精品激情| 亚洲欧美日韩国产一区二区三区| 欧美日韩中文另类| 韩国v欧美v日本v亚洲v| 中文字幕一区三区| 欧美精品一级二级三级| 精品一区二区久久| 日韩一区中文字幕| 欧美麻豆精品久久久久久| 激情偷乱视频一区二区三区| 国产精品嫩草久久久久| 欧美视频精品在线| 国产一区二区0| 亚洲美女在线国产| 欧美一级生活片| av中文一区二区三区| 午夜精品久久久久久久蜜桃app| 久久久国产精品午夜一区ai换脸 | 国产精品香蕉一区二区三区| 亚洲人成电影网站色mp4| 欧美一个色资源| 99这里只有久久精品视频| 日韩精品亚洲专区| 久久国产精品无码网站| 国产精品久久精品日日| 777a∨成人精品桃花网| 成人黄页毛片网站| 丝袜脚交一区二区| 国产精品伦理一区二区| 337p亚洲精品色噜噜狠狠| 成a人片亚洲日本久久| 欧美a一区二区| 亚洲免费在线视频一区 二区| 精品国产露脸精彩对白| 在线观看三级视频欧美| 国产呦精品一区二区三区网站| 伊人夜夜躁av伊人久久| 国产午夜精品美女毛片视频| 欧美日韩精品三区| 91在线视频18| 国产精品99久久久| 欧美aaa在线| 亚洲一区二区五区| 国产精品色一区二区三区| 日韩欧美二区三区| 欧美日韩黄视频| 97精品久久久久中文字幕| 国产一区二区伦理| 三级欧美在线一区| 亚洲综合视频网| 国产精品国产三级国产普通话三级| 欧美大胆人体bbbb| 欧美日韩一区在线观看| 99久久夜色精品国产网站| 国产精品一区专区| 毛片av中文字幕一区二区| 亚洲午夜电影在线| 亚洲欧美日韩一区二区 | 中文字幕色av一区二区三区| 精品日产卡一卡二卡麻豆| 欧美三级在线看| 色中色一区二区| jiyouzz国产精品久久| 国产成人av一区| 国产在线麻豆精品观看| 日本不卡一区二区| 性欧美疯狂xxxxbbbb| 一区二区三区欧美视频| 国产精品国产三级国产普通话蜜臀| 久久免费精品国产久精品久久久久| 欧美一区二区精品久久911| 欧美日韩国产一级二级| 91传媒视频在线播放| 91麻豆成人久久精品二区三区| 成人国产亚洲欧美成人综合网| 国产成人aaaa| 国产高清亚洲一区| 国内成+人亚洲+欧美+综合在线| 免费观看成人鲁鲁鲁鲁鲁视频| 午夜一区二区三区视频| 亚洲一区二区三区中文字幕| 亚洲精品国久久99热| 亚洲欧美区自拍先锋| **网站欧美大片在线观看| 国产精品美女久久福利网站| 蜜臀av性久久久久蜜臀aⅴ流畅| 日韩精品一二三| 蜜桃视频在线观看一区| 蜜桃久久久久久| 精品一区二区三区蜜桃| 国产又粗又猛又爽又黄91精品| 国产乱子伦视频一区二区三区 | 夫妻av一区二区| 国产999精品久久| 粉嫩av亚洲一区二区图片| 成人一级黄色片| 99久久精品一区二区| 91浏览器在线视频| 在线观看三级视频欧美| 精品视频1区2区| 欧美二区乱c少妇| 日韩一区二区三区视频| 亚洲精品在线观| 久久久噜噜噜久久中文字幕色伊伊| 久久久久国产精品麻豆ai换脸 | 久久久久久久久一| 欧美韩国日本综合| 一区在线观看视频| 亚洲精品ww久久久久久p站| 亚洲午夜电影在线观看| 蜜臀av性久久久久蜜臀av麻豆| 精品一区二区免费视频| 成人免费av网站| 色哦色哦哦色天天综合| 精品视频在线免费| 日韩精品一区二区在线观看| 欧美极品aⅴ影院| 亚洲精品欧美专区| 婷婷中文字幕一区三区| 韩国v欧美v亚洲v日本v| 成人h版在线观看| 欧美日韩一区二区三区在线看| 日韩一区二区精品在线观看| 久久精品免视看| 综合在线观看色| 水蜜桃久久夜色精品一区的特点| 精品一区二区综合| 成人免费看片app下载| 91久久精品一区二区| 91精品国产品国语在线不卡| 国产无人区一区二区三区| 亚洲精品菠萝久久久久久久| 免费日本视频一区| 成人精品视频一区二区三区尤物| 欧美日韩一区小说| 久久精品视频免费| 一区二区三区中文在线| 蜜桃视频一区二区三区| av电影在线观看一区| 欧美日韩国产综合久久| 国产午夜精品福利| 午夜精品在线视频一区| 国产成人午夜精品5599| 欧美日韩专区在线| 国产视频一区二区三区在线观看| 亚洲综合一区二区精品导航| 国内精品伊人久久久久av影院 | 7777精品伊人久久久大香线蕉最新版| 久久免费电影网| 国产99久久久国产精品免费看| 欧美午夜精品理论片a级按摩| 久久综合色天天久久综合图片| 亚洲免费高清视频在线| 久久国产精品一区二区| 91在线观看一区二区| 精品国产乱码久久久久久夜甘婷婷| 亚洲欧美成人一区二区三区| 国产综合久久久久久久久久久久| 91黄色免费观看|