亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? syslib.c

?? WINDRIVER 8260 ATM BSP
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* sysLib.c - system-dependent library *//* Copyright 1984-2001 Wind River Systems, Inc. *//*modification history--------------------01c,12dec01,pch  Add nullVme driver01b,24sep01,g_h  move SIO, TIMER, EEPROM driver to be localy01a,05may01,g_h	 adopted from sbc8260/sysLib.c (ver 01d)*/#include "vxWorks.h"#include "vme.h"#include "memLib.h"#include "cacheLib.h"#include "sysLib.h"#include "config.h"#include "string.h"#include "intLib.h"#include "logLib.h"#include "stdio.h"#include "taskLib.h" #include "vxLib.h"#include "tyLib.h"#include "drv/mem/m82xxDpramLib.h"#include "arch/ppc/vxPpcLib.h"#include "arch/ppc/mmu603Lib.h"#include "private/vmLibP.h"#include "drv/mem/m8260Siu.h"#include "drv/timer/m8260Clock.h"#include "drv/intrCtl/m8260IntrCtl.h"#include "drv/parallel/m8260IOPort.h"#include "smc8260Sio.h"#if (NV_RAM_ADRS == EEPROM_ADRS)#include "eeprom.h"#endif /* NV_RAM_SIZE */#include "wrSbc8260Atm.h"/* Global data *//* * sysBatDesc[] is used to initialize the block address translation (BAT) * registers within the PowerPC 603/604 MMU.  BAT hits take precedence * over Page Table Entry (PTE) hits and are faster.  Overlap of memory * coverage by BATs and PTEs is permitted in cases where either the IBATs * or the DBATs do not provide the necessary mapping (PTEs apply to both * instruction AND data space, without distinction). * * The primary means of memory control for VxWorks is the MMU PTE support * provided by vmLib and cacheLib.  Use of BAT registers will conflict * with vmLib support.  User's may use BAT registers for i/o mapping and * other purposes but are cautioned that conflicts with caching and mapping * through vmLib may arise.  Be aware that memory spaces mapped through a BAT * are not mapped by a PTE and any vmLib() or cacheLib() operations on such * areas will not be effective, nor will they report any error conditions. * * Note: BAT registers CANNOT be disabled - they are always active. * For example, setting them all to zero will yield four identical data * and instruction memory spaces starting at local address zero, each 128KB * in size, and each set as write-back and cache-enabled.  Hence, the BAT regs * MUST be configured carefully. * * With this in mind, it is recommended that the BAT registers be used * to map LARGE memory areas external to the processor if possible. * If not possible, map sections of high RAM and/or PROM space where * fine grained control of memory access is not needed.  This has the * beneficial effects of reducing PTE table size (8 bytes per 4k page) * and increasing the speed of access to the largest possible memory space. * Use the PTE table only for memory which needs fine grained (4KB pages) * control or which is too small to be mapped by the BAT regs. * * The BAT configuration for 4xx/6xx-based PPC boards is as follows: * All BATs point to PROM/FLASH memory so that end customer may configure * them as required. * * [Ref: chapter 7, PowerPC Microprocessor Family: The Programming Environments] */UINT32 sysBatDesc [2 * (_MMU_NUM_IBAT + _MMU_NUM_DBAT)] =    {    /* use IBAT0 to map flash execution space */    ((ROM_BASE_ADRS & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_1M | _MMU_UBAT_VS | _MMU_UBAT_VP),    ((ROM_BASE_ADRS & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW | _MMU_LBAT_CACHE_INHIBIT ),    /* use IBAT1 to map 6xx RAM space */    ((LOCAL_MEM_LOCAL_ADRS & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_256M | _MMU_UBAT_VS | _MMU_UBAT_VP),    ((LOCAL_MEM_LOCAL_ADRS & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW),    /* The other IBATS are being disabled here.... */    0, 0, /* I BAT 2 */    0, 0, /* I BAT 3 */    /* use DBAT0 to map flash into data space */    ((ROM_BASE_ADRS & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_1M | _MMU_UBAT_VS | _MMU_UBAT_VP),    ((ROM_BASE_ADRS & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW | _MMU_LBAT_CACHE_INHIBIT | _MMU_LBAT_GUARDED),    /* use DBAT1 to map CPM DPRAM and internal registers into data space */    /* NOTE! the internal space cannot be cached and should be guarded */    ((INTERNAL_MEM_MAP_ADDR & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_128K | _MMU_UBAT_VS | _MMU_UBAT_VP),    ((INTERNAL_MEM_MAP_ADDR & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW   | _MMU_LBAT_CACHE_INHIBIT | _MMU_LBAT_GUARDED),    /* use DBAT2 to map local bus SDRAM into data space -- if user wants it */    /* NOTE! the local bus SDRAM cannot be cached -- period */  #ifdef INCLUDE_LOCAL_BUS_SDRAM    ((LOCAL_BUS_SDRAM_ADRS & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_16M | _MMU_UBAT_VS | _MMU_UBAT_VP),	((LOCAL_BUS_SDRAM_ADRS & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW  | _MMU_LBAT_CACHE_INHIBIT),  #else	0, 0, /* D BAT 2 */  #endif /* INCLUDE_LOCAL_BUS_SDRAM */    /* D BAT 3 */    ((LOCAL_MEM_LOCAL_ADRS & _MMU_UBAT_BEPI_MASK) | _MMU_UBAT_BL_256M),    ((LOCAL_MEM_LOCAL_ADRS & _MMU_LBAT_BRPN_MASK) | _MMU_LBAT_PP_RW)    };/* * sysPhysMemDesc[] is used to initialize the Page Table Entry (PTE) array * used by the MMU to translate addresses with single page (4k) granularity. * PTE memory space should not, in general, overlap BAT memory space but * may be allowed if only Data or Instruction access is mapped via BAT. * * PTEs are held, strangely enough, in a Page Table.  Page Table sizes are * integer powers of two based on amount of memory to be mapped and a * minimum size of 64KB.  The MINIMUM recommended Page Table sizes * for 32-bit PowerPCs are: * *	Total mapped memory		Page Table size *	-------------------		--------------- *	       8 Meg			     64 K *	      16 Meg			    128 K *	      32 Meg			    256 K *	      64 Meg			    512 K *	     128 Meg			      1 Meg *		.				. *		.				. *		.				. * * [Ref: chapter 7, PowerPC Microprocessor Family: The Programming Environments] */PHYS_MEM_DESC sysPhysMemDesc [] ={  /* The following maps the Vector Table and Interrupt Stack */  {    (void *) LOCAL_MEM_LOCAL_ADRS,    (void *) LOCAL_MEM_LOCAL_ADRS,    RAM_LOW_ADRS,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE | VM_STATE_MASK_MEM_COHERENCY,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE      | VM_STATE_MEM_COHERENCY  },  /* The following maps the Local SDRAM */  {    (void *) RAM_LOW_ADRS,    (void *) RAM_LOW_ADRS,    LOCAL_MEM_SIZE -  RAM_LOW_ADRS,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE | VM_STATE_MASK_MEM_COHERENCY,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE      | VM_STATE_MEM_COHERENCY  },  /* The following maps the 4Kb Board Control and Status */  {    (void *) BSCR_BASE_ADRS,    (void *) BSCR_BASE_ADRS,    0x00001000,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE | VM_STATE_MASK_GUARDED,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE_NOT  | VM_STATE_GUARDED  },  #ifdef INCLUDE_ATM_SUNI_DUAL_PHY  /* ATM PHY */  {     (void *) LOCAL_ATM_SUNI_DUAL_ADDR,    (void *) LOCAL_ATM_SUNI_DUAL_ADDR,    LOCAL_ATM_SUNI_DUAL_SIZE ,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE_NOT  },  #endif /* INCLUDE_ATM_SUNI_DUAL_PHY */  /* The following maps the NV RAM memory */  {    (void *) NV_RAM_ADRS,    (void *) NV_RAM_ADRS,    NV_RAM_SIZE,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE | VM_STATE_MASK_GUARDED,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE_NOT  | VM_STATE_GUARDED  },  /* The following maps the FLASH on CS0 to its actual physical address and size */  {    (void *) CS0_FLASH_ADRS,    (void *) CS0_FLASH_ADRS,    CS0_FLASH_SIZE,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE_NOT | VM_STATE_GUARDED  },  /* The following maps the flash on CS6 to its actual physical address and size */  {    (void *) CS6_FLASH_ADRS,    (void *) CS6_FLASH_ADRS,    CS6_FLASH_SIZE,    VM_STATE_MASK_VALID | VM_STATE_MASK_WRITABLE | VM_STATE_MASK_CACHEABLE,    VM_STATE_VALID      | VM_STATE_WRITABLE      | VM_STATE_CACHEABLE_NOT | VM_STATE_GUARDED  }};int sysPhysMemDescNumEnt = NELEMENTS( sysPhysMemDesc ) ;int   sysBus       = BUS            ; /* system bus type (NONE)            */int   sysCpu       = CPU            ; /* system CPU type (PPC8260)         */char *sysBootLine  = BOOT_LINE_ADRS ; /* address of boot line              */char *sysExcMsg    = EXC_MSG_ADRS   ; /* catastrophic message area         */BOOL  sysVmeEnable = FALSE          ; /* by default no VME                 */                                      /*                                   */int   sysProcNum                    ; /* processor number of this CPU      */int   sysFlags                      ; /* boot flags                        */char  sysBootHost[ BOOT_FIELD_LEN ] ; /* name of host from which we booted */char  sysBootFile[ BOOT_FIELD_LEN ] ; /* name of file from which we booted *//* 8260 Reset Configuration Table (From page 9-2 in Rev0 of 8260 book) */#define END_OF_TABLE 0struct config_parms {                    UINT32 inputFreq;     /*          MODCK_H                        */    UINT8  modck_h;       /*             |                           */    UINT8  modck13;       /*             |MODCK[1-3]                 */    UINT32 cpmFreq;       /*   Input     |  |     CPM          Core  */    UINT32 coreFreq;      /*     |       |  |      |            |    */    } modckH_modck13[] = {/*     V       V  V      V            V    */                            {FREQ_33MHZ, 1, 0, FREQ_66MHZ,  FREQ_133MHZ},                            {FREQ_33MHZ, 1, 1, FREQ_66MHZ,  FREQ_166MHZ},                            {FREQ_33MHZ, 1, 2, FREQ_66MHZ,  FREQ_200MHZ},                            {FREQ_33MHZ, 1, 3, FREQ_66MHZ,  FREQ_233MHZ},                            {FREQ_33MHZ, 1, 4, FREQ_66MHZ,  FREQ_266MHZ},                            {FREQ_33MHZ, 1, 5, FREQ_100MHZ, FREQ_133MHZ},                            {FREQ_33MHZ, 1, 6, FREQ_100MHZ, FREQ_166MHZ},                            {FREQ_33MHZ, 1, 7, FREQ_100MHZ, FREQ_200MHZ},                            {FREQ_33MHZ, 2, 0, FREQ_100MHZ, FREQ_233MHZ},                            {FREQ_33MHZ, 2, 1, FREQ_100MHZ, FREQ_266MHZ},                            {FREQ_33MHZ, 2, 2, FREQ_133MHZ, FREQ_133MHZ},                            {FREQ_33MHZ, 2, 3, FREQ_133MHZ, FREQ_166MHZ},                            {FREQ_33MHZ, 2, 4, FREQ_133MHZ, FREQ_200MHZ},                            {FREQ_33MHZ, 2, 5, FREQ_133MHZ, FREQ_233MHZ},                            {FREQ_33MHZ, 2, 6, FREQ_133MHZ, FREQ_266MHZ},                            {FREQ_33MHZ, 2, 7, FREQ_166MHZ, FREQ_133MHZ},                            {FREQ_33MHZ, 3, 0, FREQ_166MHZ, FREQ_166MHZ},                            {FREQ_33MHZ, 3, 1, FREQ_166MHZ, FREQ_200MHZ},                            {FREQ_33MHZ, 3, 2, FREQ_166MHZ, FREQ_233MHZ},                            {FREQ_33MHZ, 3, 3, FREQ_166MHZ, FREQ_266MHZ},                            {FREQ_33MHZ, 3, 4, FREQ_200MHZ, FREQ_133MHZ},                            {FREQ_33MHZ, 3, 5, FREQ_200MHZ, FREQ_166MHZ},                            {FREQ_33MHZ, 3, 6, FREQ_200MHZ, FREQ_200MHZ},                            {FREQ_33MHZ, 3, 7, FREQ_200MHZ, FREQ_233MHZ},                            {FREQ_33MHZ, 4, 0, FREQ_200MHZ, FREQ_266MHZ},			    {FREQ_66MHZ, 5, 5, FREQ_133MHZ, FREQ_133MHZ},                            {FREQ_66MHZ, 5, 6, FREQ_133MHZ, FREQ_166MHZ},                            {FREQ_66MHZ, 5, 7, FREQ_133MHZ, FREQ_200MHZ},                            {FREQ_66MHZ, 6, 0, FREQ_133MHZ, FREQ_233MHZ},                            {FREQ_66MHZ, 6, 1, FREQ_133MHZ, FREQ_266MHZ},                            {FREQ_66MHZ, 6, 2, FREQ_133MHZ, FREQ_300MHZ},                            {FREQ_66MHZ, 6, 3, FREQ_166MHZ, FREQ_133MHZ},                            {FREQ_66MHZ, 6, 4, FREQ_166MHZ, FREQ_166MHZ},                            {FREQ_66MHZ, 6, 5, FREQ_166MHZ, FREQ_200MHZ},                            {FREQ_66MHZ, 6, 6, FREQ_166MHZ, FREQ_233MHZ},                            {FREQ_66MHZ, 6, 7, FREQ_166MHZ, FREQ_266MHZ},                            {FREQ_66MHZ, 7, 0, FREQ_166MHZ, FREQ_300MHZ},                            {FREQ_66MHZ, 7, 1, FREQ_200MHZ, FREQ_133MHZ},                            {FREQ_66MHZ, 7, 2, FREQ_200MHZ, FREQ_166MHZ},                            {FREQ_66MHZ, 7, 3, FREQ_200MHZ, FREQ_200MHZ},                            {FREQ_66MHZ, 7, 4, FREQ_200MHZ, FREQ_233MHZ},                            {FREQ_66MHZ, 7, 5, FREQ_200MHZ, FREQ_266MHZ},                            {FREQ_66MHZ, 7, 6, FREQ_200MHZ, FREQ_300MHZ},                            {FREQ_66MHZ, 7, 7, FREQ_233MHZ, FREQ_133MHZ},                            {FREQ_66MHZ, 8, 0, FREQ_233MHZ, FREQ_166MHZ},                            {FREQ_66MHZ, 8, 1, FREQ_233MHZ, FREQ_200MHZ},                            {FREQ_66MHZ, 8, 2, FREQ_233MHZ, FREQ_233MHZ},                            {FREQ_66MHZ, 8, 3, FREQ_233MHZ, FREQ_266MHZ},                            {FREQ_66MHZ, 8, 4, FREQ_233MHZ, FREQ_300MHZ},                            {END_OF_TABLE,0,0,0,0}                         };/* Forward function references   */UINT32  vxImmrGet (void);void 	vxImmrSet (UINT32 value);void 	sysLedInit(void);void	sysClkRateAdjust ( int * );UINT32  sysChipRev(void);void    sysCpmReset(void);UINT8   sysUserSwitchGet(void);UINT32  sysCoreFreqGet(void);UINT32  sysCpmFreqGet(void);UINT32  sysInputFreqGet(void);UINT8   sysModck13Get (void);UINT8   sysModckHGet (void);/* locals */LOCAL UINT32 immrAddress = (UINT32) INTERNAL_MEM_MAP_ADDR;/* Additional Components */#if (NV_RAM_SIZE == NONE)#include "mem/nullNvRam.c"#else#include "eeprom.c"#include "mem/byteNvRam.c"#endif#include "vme/nullVme.c"#include "mem/m82xxDpramLib.c"#include "sysSerial.c"#include "intrCtl/m8260IntrCtl.c"#include "timer/m8260Timer.c"#ifdef INCLUDE_SYSLED#include "sysLed.c"#endif /* INCLUDE_SYSLED */#include "sysIOPort.c"#ifdef INCLUDE_CACHE_SUPPORT#include "sysCacheLockLib.c"#endif /* INCLUDE_CACHE_SUPPORT */#ifdef INCLUDE_VWARE_LAUNCH#include "sysVware.c"#endif /* INCLUDE_VWARE_LAUNCH */#ifdef  INCLUDE_NETWORK#include "sysNet.h"#include "sysNet.c"#ifdef  INCLUDE_MOTFCCEND#include "sysMotFccEnd.c"#endif /* INCLUDE_MOTFCCEND */#ifdef  INCLUDE_MOTSCCEND#include "sysMotSccEnd.c"#endif /* INCLUDE_MOTSCCEND */#endif /* INCLUDE_NETWORK *//************************************************************************* sysModel - return the model name of the CPU board** This routine returns the model name of the CPU board.** RETURNS: A pointer to the string.*/

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费在线看成人av| 看国产成人h片视频| 久久久国产精华| 欧美成人女星排名| 26uuuu精品一区二区| 精品久久久久久久久久久久包黑料 | 亚洲国产精品久久久久秋霞影院| 国产精品麻豆一区二区| 亚洲国产精品精华液2区45| 国产精品免费人成网站| 国产精品久久久久久久蜜臀 | 久久综合久久综合亚洲| 久久免费精品国产久精品久久久久| 精品国产一区二区在线观看| www国产亚洲精品久久麻豆| 国产三级一区二区| 亚洲色图在线播放| 九九精品一区二区| 午夜精品成人在线| 久久国产尿小便嘘嘘尿| 国产一区二区视频在线播放| 国产精品69毛片高清亚洲| 国产91精品入口| 欧美视频一区二区在线观看| 日韩午夜激情免费电影| 国产精品久久久久久久久图文区 | 综合久久国产九一剧情麻豆| 亚洲成年人影院| 国产成a人无v码亚洲福利| 99久久精品免费观看| 7777精品伊人久久久大香线蕉完整版 | 欧美三片在线视频观看 | 欧美日韩午夜在线| 国产拍揄自揄精品视频麻豆| 亚洲综合小说图片| 精品无人区卡一卡二卡三乱码免费卡 | 国产欧美日产一区| 免费人成黄页网站在线一区二区| 成人一区二区在线观看| 欧美一区午夜视频在线观看| 亚洲日本成人在线观看| 日本成人在线视频网站| 成人av在线影院| 日韩久久免费av| 亚洲一区二区三区在线播放| 国产真实乱对白精彩久久| 91福利精品第一导航| 国产欧美一区二区三区网站| 美女一区二区三区在线观看| 色诱视频网站一区| 国产精品美女久久福利网站| 麻豆91在线观看| 7777精品伊人久久久大香线蕉的| 综合欧美亚洲日本| 国产成人亚洲综合色影视| 欧美一级理论片| 亚洲福利国产精品| 色婷婷综合在线| 一区二区中文字幕在线| 高清成人免费视频| 久久综合色之久久综合| 美女网站色91| 日韩视频在线一区二区| 亚洲bdsm女犯bdsm网站| 在线精品观看国产| 亚洲免费av网站| 99久久精品国产一区二区三区| 久久综合九色综合97婷婷女人 | 亚洲精品视频一区| 99久久国产综合精品女不卡 | 色婷婷综合久久久久中文一区二区| 久久精品夜夜夜夜久久| 国产电影一区二区三区| 国产午夜精品久久久久久免费视 | 欧美视频精品在线观看| 亚洲成a天堂v人片| 欧美疯狂性受xxxxx喷水图片| 亚洲自拍偷拍麻豆| 欧美日韩综合不卡| 免费成人在线观看| 久久久影院官网| 97成人超碰视| 亚洲第一狼人社区| 欧美成人官网二区| 国产不卡一区视频| 国产精品国产三级国产aⅴ原创| 成人app在线观看| 亚洲精品一二三| 制服丝袜激情欧洲亚洲| 久久97超碰国产精品超碰| 久久久99精品免费观看不卡| 国产成人精品午夜视频免费| 国产精品污污网站在线观看| 色婷婷综合激情| 久久精品国产亚洲aⅴ| 精品欧美乱码久久久久久1区2区| 国产美女一区二区| 亚洲桃色在线一区| 欧美一区二区久久| 成人性生交大片免费看中文 | 亚洲一区二三区| 日韩亚洲国产中文字幕欧美| 国产乱码字幕精品高清av| 亚洲欧洲成人自拍| 在线综合亚洲欧美在线视频| 国产xxx精品视频大全| 亚洲一区二区欧美激情| 久久这里只精品最新地址| 99热在这里有精品免费| 婷婷久久综合九色国产成人| 亚洲国产成人一区二区三区| 在线免费观看日韩欧美| 韩国v欧美v亚洲v日本v| 一区二区三区影院| 精品国产青草久久久久福利| 99riav一区二区三区| 日韩在线卡一卡二| 亚洲激情校园春色| 国产色爱av资源综合区| 欧美精品在欧美一区二区少妇| 国产美女视频一区| 亚洲人成网站精品片在线观看| 日韩欧美亚洲另类制服综合在线| 99久久精品国产一区| 韩国三级电影一区二区| 五月天一区二区三区| 亚洲精品国产无套在线观| 久久久亚洲高清| 日韩午夜激情免费电影| 欧美性受极品xxxx喷水| 成人成人成人在线视频| 国产精品资源网| 全部av―极品视觉盛宴亚洲| 亚洲日本va午夜在线影院| 国产欧美一区二区精品性| 欧美日韩大陆一区二区| 色婷婷国产精品综合在线观看| 国产成人精品1024| 国内一区二区视频| 蜜臀av性久久久久蜜臀aⅴ| 亚洲伊人伊色伊影伊综合网| 欧美激情一区二区三区全黄| 2017欧美狠狠色| 日韩欧美自拍偷拍| 欧美一级理论性理论a| 欧美日韩aaaaa| 欧美人xxxx| 欧美美女一区二区| 欧美一区二区三区免费大片| 欧美日韩在线播放三区四区| 91久久精品一区二区| 色噜噜狠狠成人中文综合| 99热这里都是精品| 色综合天天综合狠狠| 色综合咪咪久久| 欧美影院午夜播放| 欧美日韩电影一区| 在线看一区二区| 欧美日韩不卡一区二区| 欧美一区二区三区婷婷月色| 日韩手机在线导航| 国产区在线观看成人精品| 国产精品久久三| 亚洲美女视频在线观看| 性感美女极品91精品| 另类小说视频一区二区| 黄色日韩网站视频| 丰满放荡岳乱妇91ww| 9久草视频在线视频精品| 欧美综合亚洲图片综合区| 欧美电影一区二区三区| 欧美成人aa大片| 亚洲国产岛国毛片在线| 亚洲一二三四久久| 日本一不卡视频| 成人激情免费电影网址| 欧美色综合网站| 久久久久国色av免费看影院| 亚洲欧洲日产国码二区| 日韩av网站在线观看| 国产91在线观看丝袜| 欧美视频完全免费看| 久久综合狠狠综合久久激情| 日韩一区日韩二区| 久久av老司机精品网站导航| 波多野结衣亚洲| 91精品黄色片免费大全| 国产精品国产三级国产专播品爱网| 亚洲成人av电影| 成人激情动漫在线观看| 在线综合视频播放| 亚洲日本va午夜在线影院| 久久精品国产精品亚洲红杏| 91在线视频官网| 精品三级在线观看| 亚洲永久免费视频| jvid福利写真一区二区三区| 日韩一级黄色片| 亚洲成人福利片| 色综合天天综合网国产成人综合天 |