?? cis_cpld.acf
字號:
--
-- Copyright (C) 1988-2000 Altera Corporation
-- Any megafunction design, and related net list (encrypted or decrypted),
-- support information, device programming or simulation file, and any other
-- associated documentation or information provided by Altera or a partner
-- under Altera's Megafunction Partnership Program may be used only to
-- program PLD devices (but not masked PLD devices) from Altera. Any other
-- use of such megafunction design, net list, support information, device
-- programming or simulation file, or any other related documentation or
-- information is prohibited for any other purpose, including, but not
-- limited to modification, reverse engineering, de-compiling, or use with
-- any other silicon devices, unless such use is explicitly licensed under
-- a separate agreement with Altera or a megafunction partner. Title to
-- the intellectual property, including patents, copyrights, trademarks,
-- trade secrets, or maskworks, embodied in any such megafunction design,
-- net list, support information, device programming or simulation file, or
-- any other related documentation or information provided by Altera or a
-- megafunction partner, remains with Altera, the megafunction partner, or
-- their respective licensors. No other licenses, including any licenses
-- needed under any third party's intellectual property, are provided herein.
--
CHIP cis_cpld
BEGIN
|AK_CLK : OUTPUT_PIN = 80;
|/TRIG-A : INPUT_PIN = 83;
|/FIQ : OUTPUT_PIN = 27;
|/CS13 : OUTPUT_PIN = 31;
|/CS12 : OUTPUT_PIN = 30;
|/CS11 : OUTPUT_PIN = 29;
|/CS10 : OUTPUT_PIN = 28;
|/IRQ1 : OUTPUT_PIN = 85;
|/ACK : INPUT_PIN = 84;
|MCLK : INPUT_PIN = 81;
|AK_TRIG : OUTPUT_PIN = 79;
|CIS_CLK : OUTPUT_PIN = 78;
|CIS_SP : OUTPUT_PIN = 77;
|/SENSOR_IN : INPUT_PIN = 76;
|TCLK : INPUT_PIN = 75;
|CMOS_D7 : INPUT_PIN = 72;
|CMOS_D6 : INPUT_PIN = 71;
|CMOS_D5 : INPUT_PIN = 70;
|CMOS_D4 : INPUT_PIN = 69;
|CMOS_D3 : INPUT_PIN = 68;
|CMOS_D2 : INPUT_PIN = 67;
|CMOS_D1 : INPUT_PIN = 65;
|CMOS_D0 : INPUT_PIN = 64;
|/RAM_RD : OUTPUT_PIN = 61;
|/CPU_CS2 : INPUT_PIN = 25;
|/CPU_CS1 : INPUT_PIN = 24;
|CPU_A20 : INPUT_PIN = 21;
|CPU_A19 : INPUT_PIN = 20;
|/RAM_WR : OUTPUT_PIN = 63;
|RAM_D7 : BIDIR_PIN = 60;
|RAM_D6 : BIDIR_PIN = 58;
|RAM_D5 : BIDIR_PIN = 57;
|RAM_D4 : BIDIR_PIN = 56;
|RAM_D3 : BIDIR_PIN = 55;
|RAM_D2 : BIDIR_PIN = 54;
|RAM_D1 : BIDIR_PIN = 53;
|RAM_D0 : BIDIR_PIN = 52;
|RAM_A0 : OUTPUT_PIN = 50;
|RAM_A1 : OUTPUT_PIN = 49;
|RAM_A2 : OUTPUT_PIN = 48;
|RAM_A3 : OUTPUT_PIN = 47;
|RAM_A4 : OUTPUT_PIN = 46;
|RAM_A5 : OUTPUT_PIN = 45;
|RAM_A6 : OUTPUT_PIN = 44;
|RAM_A7 : OUTPUT_PIN = 42;
|RAM_A8 : OUTPUT_PIN = 41;
|RAM_A9 : OUTPUT_PIN = 40;
|RAM_A10 : OUTPUT_PIN = 37;
|RAM_A11 : OUTPUT_PIN = 36;
|RAM_A12 : OUTPUT_PIN = 35;
|RAM_A13 : OUTPUT_PIN = 33;
|RAM_A14 : OUTPUT_PIN = 32;
|/CPU_WR : INPUT_PIN = 23;
|/CPU_RD : INPUT_PIN = 22;
|CPU_A3 : OUTPUT_PIN = 6;
|CPU_A0 : OUTPUT_PIN = 1;
|CPU_A1 : OUTPUT_PIN = 2;
MAX7000AE_ENABLE_JTAG = ON;
MULTIVOLT_IO = OFF;
TURBO_BIT = OFF;
|CPU_A2 : INPUT_PIN = 5;
|CPU_D0 : BIDIR_PIN = 92;
|CPU_D1 : BIDIR_PIN = 93;
|CPU_D2 : BIDIR_PIN = 94;
|CPU_D3 : BIDIR_PIN = 96;
|CPU_D4 : BIDIR_PIN = 97;
|CPU_D5 : BIDIR_PIN = 98;
|CPU_D6 : BIDIR_PIN = 99;
|CPU_D7 : BIDIR_PIN = 100;
|CPU_A13 : INPUT_PIN = 19;
|CPU_A12 : INPUT_PIN = 17;
|CPU_A11 : INPUT_PIN = 16;
|CPU_A9 : INPUT_PIN = 13;
|CPU_A8 : INPUT_PIN = 12;
|CPU_A7 : INPUT_PIN = 10;
|CPU_A6 : INPUT_PIN = 9;
|CPU_A4 : INPUT_PIN = 7;
|CPU_A5 : INPUT_PIN = 8;
|CPU_A10 : INPUT_PIN = 14;
DEVICE = EPM7128AETC100-5;
END;
DEFAULT_DEVICES
BEGIN
AUTO_DEVICE = EPM7032AELC44-4;
AUTO_DEVICE = EPM7032AETC44-4;
AUTO_DEVICE = EPM7064AELC44-4;
AUTO_DEVICE = EPM7064AETC44-4;
AUTO_DEVICE = EPM7064AEUC49-4;
AUTO_DEVICE = EPM7064AETC100-4;
AUTO_DEVICE = EPM7064AEFC100-4;
AUTO_DEVICE = EPM7128AELC84-5;
AUTO_DEVICE = EPM7128AETC100-5;
AUTO_DEVICE = EPM7128AEFC100-5;
AUTO_DEVICE = EPM7128AETC144-5;
AUTO_DEVICE = EPM7128AEUC169-5;
AUTO_DEVICE = EPM7128AEFC256-5;
AUTO_DEVICE = EPM7256AETC100-5;
AUTO_DEVICE = EPM7256AEFC100-5;
AUTO_DEVICE = EPM7256AETC144-5;
AUTO_DEVICE = EPM7256AEQC208-5;
AUTO_DEVICE = EPM7256AEFC256-5;
AUTO_DEVICE = EPM7512AETC144-7;
AUTO_DEVICE = EPM7512AEQC208-7;
AUTO_DEVICE = EPM7512AEFC256-7;
AUTO_DEVICE = EPM7512AEBC256-7;
ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;
TIMING_POINT
BEGIN
DEVICE_FOR_TIMING_SYNTHESIS = EPM7128AETC100-5;
CUT_ALL_BIDIR = ON;
CUT_ALL_CLEAR_PRESET = ON;
MAINTAIN_STABLE_SYNTHESIS = OFF;
END;
IGNORED_ASSIGNMENTS
BEGIN
IGNORE_CLIQUE_ASSIGNMENTS = OFF;
IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
IGNORE_TIMING_ASSIGNMENTS = OFF;
IGNORE_CHIP_ASSIGNMENTS = OFF;
IGNORE_PIN_ASSIGNMENTS = OFF;
IGNORE_LC_ASSIGNMENTS = OFF;
IGNORE_DEVICE_ASSIGNMENTS = OFF;
IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
FIT_IGNORE_TIMING = ON;
END;
GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
RESERVED_LCELLS_PERCENT = 0;
RESERVED_PINS_PERCENT = 0;
SECURITY_BIT = OFF;
USER_CLOCK = OFF;
AUTO_RESTART = OFF;
RELEASE_CLEARS = OFF;
ENABLE_DCLK_OUTPUT = OFF;
DISABLE_TIME_OUT = OFF;
CONFIG_SCHEME = ACTIVE_SERIAL;
FLEX8000_ENABLE_JTAG = OFF;
DATA0 = RESERVED_TRI_STATED;
DATA1_TO_DATA7 = UNRESERVED;
nWS_nRS_nCS_CS = UNRESERVED;
RDYnBUSY = UNRESERVED;
RDCLK = UNRESERVED;
SDOUT = RESERVED_DRIVES_OUT;
ADD0_TO_ADD12 = UNRESERVED;
ADD13 = UNRESERVED;
ADD14 = UNRESERVED;
ADD15 = UNRESERVED;
ADD16 = UNRESERVED;
ADD17 = UNRESERVED;
CLKUSR = UNRESERVED;
nCEO = UNRESERVED;
ENABLE_CHIP_WIDE_RESET = OFF;
ENABLE_CHIP_WIDE_OE = OFF;
ENABLE_INIT_DONE_OUTPUT = OFF;
FLEX10K_JTAG_USER_CODE = 7F;
CONFIG_SCHEME_10K = PASSIVE_SERIAL;
MAX7000S_USER_CODE = FFFF;
FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
MAX7000S_ENABLE_JTAG = ON;
MULTIVOLT_IO = OFF;
CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
FLEX6000_ENABLE_JTAG = OFF;
FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
MAX7000AE_USER_CODE = FFFFFFFF;
MAX7000AE_ENABLE_JTAG = ON;
FLEX_CONFIGURATION_EPROM = AUTO;
CONFIG_EPROM_USER_CODE = FFFFFFFF;
CONFIG_EPROM_PULLUP_RESISTOR = ON;
MAX7000B_VCCIO_IOBANK1 = 3.3V;
MAX7000B_VCCIO_IOBANK2 = 3.3V;
MAX7000B_ENABLE_VREFA = OFF;
MAX7000B_ENABLE_VREFB = OFF;
END;
GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
DEVICE_FAMILY = MAX7000AE;
OPTIMIZE_FOR_SPEED = 5;
MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
AUTO_GLOBAL_CLOCK = ON;
AUTO_GLOBAL_CLEAR = ON;
AUTO_GLOBAL_PRESET = ON;
AUTO_GLOBAL_OE = ON;
AUTO_FAST_IO = OFF;
STYLE = NORMAL;
AUTO_REGISTER_PACKING = OFF;
ONE_HOT_STATE_MACHINE_ENCODING = OFF;
AUTO_OPEN_DRAIN_PINS = ON;
AUTO_IMPLEMENT_IN_EAB = OFF;
MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
END;
COMPILER_PROCESSING_CONFIGURATION
BEGIN
DESIGN_DOCTOR = OFF;
DESIGN_DOCTOR_RULES = EPLD;
FUNCTIONAL_SNF_EXTRACTOR = OFF;
TIMING_SNF_EXTRACTOR = ON;
OPTIMIZE_TIMING_SNF = OFF;
LINKED_SNF_EXTRACTOR = OFF;
RPT_FILE_EQUATIONS = ON;
RPT_FILE_HIERARCHY = ON;
RPT_FILE_LCELL_INTERCONNECT = ON;
RPT_FILE_USER_ASSIGNMENTS = ON;
GENERATE_AHDL_TDO_FILE = OFF;
SMART_RECOMPILE = OFF;
FITTER_SETTINGS = NORMAL;
PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
END;
COMPILER_INTERFACES_CONFIGURATION
BEGIN
NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
EDIF_BUS_DELIMITERS = [];
EDIF_FLATTEN_BUS = OFF;
EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
EDIF_OUTPUT_USE_EDC = OFF;
EDIF_INPUT_USE_LMF2 = OFF;
EDIF_INPUT_USE_LMF1 = OFF;
EDIF_OUTPUT_GND = GND;
EDIF_OUTPUT_VCC = VCC;
EDIF_INPUT_GND = GND;
EDIF_INPUT_VCC = VCC;
EDIF_OUTPUT_EDC_FILE = *.edc;
EDIF_INPUT_LMF2 = *.lmf;
EDIF_INPUT_LMF1 = *.lmf;
VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
VHDL_FLATTEN_BUS = OFF;
VERILOG_FLATTEN_BUS = OFF;
EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_NETLIST_WRITER = OFF;
EDIF_OUTPUT_VERSION = 200;
XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
XNF_GENERATE_AHDL_TDX_FILE = ON;
VERILOG_NETLIST_WRITER = OFF;
VHDL_NETLIST_WRITER = OFF;
USE_SYNOPSYS_SYNTHESIS = OFF;
SYNOPSYS_COMPILER = DESIGN;
SYNOPSYS_DESIGNWARE = OFF;
SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
SYNOPSYS_MAPPING_EFFORT = MEDIUM;
VHDL_READER_VERSION = VHDL93;
VHDL_WRITER_VERSION = VHDL93;
END;
CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
RIPPLE_CLOCKS = ON;
GATED_CLOCKS = ON;
MULTI_LEVEL_CLOCKS = ON;
MULTI_CLOCK_NETWORKS = ON;
STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
PRESET_CLEAR_NETWORKS = ON;
ASYNCHRONOUS_INPUTS = ON;
DELAY_CHAINS = ON;
RACE_CONDITIONS = ON;
EXPANDER_NETWORKS = ON;
MASTER_RESET = OFF;
END;
SIMULATOR_CONFIGURATION
BEGIN
OSCILLATION_TIME = 100.0ns;
OSCILLATION = ON;
END_TIME = 6.0ms;
USE_DEVICE = OFF;
SETUP_HOLD = OFF;
CHECK_OUTPUTS = OFF;
GLITCH = OFF;
GLITCH_TIME = 0.0ns;
START_TIME = 0.0ns;
BIDIR_PIN = STRONG;
END;
TIMING_ANALYZER_CONFIGURATION
BEGIN
ANALYSIS_MODE = DELAY_MATRIX;
AUTO_RECALCULATE = OFF;
CUT_OFF_IO_PIN_FEEDBACK = ON;
CUT_OFF_CLEAR_AND_PRESET_PATHS = ON;
LIST_ONLY_LONGEST_PATH = ON;
CELL_WIDTH = 18;
DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS;
INCLUDE_PATHS_GREATER_THAN = OFF;
INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns;
INCLUDE_PATHS_LESS_THAN = OFF;
INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms;
REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -