亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? top.syr

?? FPGA讀SRAM中的數再傳給CY7C68013
?? SYR
?? 第 1 頁 / 共 2 頁
字號:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 1.70 s | Elapsed : 0.00 / 2.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 1.70 s | Elapsed : 0.00 / 2.00 s --> Reading design: top.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : top.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : topOutput Format                      : NGCTarget Device                      : xc3s400-4-pq208---- Source OptionsTop Module Name                    : topAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : top.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file E:/lqj/SRAM+FPGA+USB/讀SRAM/RAM-USB/FPGA/Top.vhdl in Library work.Entity <top> (Architecture <behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <top> (Architecture <behavioral>).INFO:Xst:1739 - HDL ADVISOR - E:/lqj/SRAM+FPGA+USB/讀SRAM/RAM-USB/FPGA/Top.vhdl line 15: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1304 - Contents of register <fifoaddr> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <pktend> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <OE_SRAM> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <CE_SRAM> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <WE_SRAM> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <UB_SRAM> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <led> in unit <top> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <data_SRAM> in unit <top> never changes during circuit operation. The register is replaced by logic.Entity <top> analyzed. Unit <top> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <top>.    Related source file is E:/lqj/SRAM+FPGA+USB/讀SRAM/RAM-USB/FPGA/Top.vhdl.    Found finite state machine <FSM_0> for signal <state>.    -----------------------------------------------------------------------    | States             | 4                                              |    | Transitions        | 5                                              |    | Inputs             | 1                                              |    | Outputs            | 4                                              |    | Clock              | inclk (rising_edge)                            |    | Clock enable       | is_end (negative)                              |    | Reset              | reset (positive)                               |    | Reset type         | synchronous                                    |    | Reset State        | 0001                                           |    | Power Up State     | 0001                                           |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <slwr>.    Found 8-bit register for signal <fifodata>.    Found 16-bit register for signal <addr_SRAM>.    Found 8-bit tristate buffer for signal <data_SRAM>.    Found 1-bit register for signal <LB_SRAM>.    Found 16-bit adder for signal <$n0014> created at line 96.    Found 11-bit up counter for signal <count>.    Found 8-bit register for signal <data_out>.    Found 1-bit register for signal <is_end>.    Found 16-bit register for signal <temp_addr_SRAM>.    Summary:	inferred   1 Finite State Machine(s).	inferred   1 Counter(s).	inferred  51 D-type flip-flop(s).	inferred   1 Adder/Subtracter(s).	inferred   8 Tristate(s).Unit <top> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Selecting encoding for FSM_0 ...Optimizing FSM <FSM_0> on signal <state> with one-hot encoding.Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Adders/Subtractors               : 1 16-bit adder                      : 1# Counters                         : 1 11-bit up counter                 : 1# Registers                        : 11 16-bit register                   : 2 1-bit register                    : 7 8-bit register                    : 2# Tristates                        : 1 8-bit tristate buffer             : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <top> ...Loading device for application Xst from file '3s400.nph' in environment D:/install/Xilinx.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩和欧美一区二区三区| 一本大道久久a久久综合婷婷| 成人午夜精品在线| 欧美精品久久一区| 亚洲欧美日韩一区二区三区在线观看 | 国产精品欧美极品| 美国毛片一区二区| 欧美日韩国产天堂| 亚洲欧洲制服丝袜| 成人高清伦理免费影院在线观看| 日韩美女在线视频| 午夜国产精品影院在线观看| 91农村精品一区二区在线| 久久精品一区二区三区av| 日本欧美久久久久免费播放网| 99v久久综合狠狠综合久久| wwww国产精品欧美| 久久国内精品自在自线400部| 欧美日韩电影一区| 亚洲高清中文字幕| 欧美专区日韩专区| 亚洲欧美二区三区| 99久久777色| 亚洲视频免费观看| 色94色欧美sute亚洲线路一ni| 国产精品午夜免费| 成人福利视频在线| 中文字幕中文乱码欧美一区二区| 国产一区二区影院| 26uuu亚洲婷婷狠狠天堂| 精品一区二区三区的国产在线播放| 欧美午夜电影网| 亚洲国产你懂的| 欧美性猛交xxxx乱大交退制版| 一区二区三区美女视频| 色视频成人在线观看免| 一区二区三区.www| 欧美性大战久久久久久久 | 日本sm残虐另类| 欧美日韩五月天| 污片在线观看一区二区| 欧美精品一二三四| 日韩国产高清在线| xnxx国产精品| 成av人片一区二区| 亚洲精品成人精品456| 欧美亚男人的天堂| 日韩精品电影在线| 国产日韩欧美一区二区三区综合 | 91精品国产综合久久精品| 蜜臀久久99精品久久久久久9| 26uuu亚洲综合色| 成人国产免费视频| 亚洲高清中文字幕| 亚洲精品一区二区三区精华液 | 久久精品72免费观看| 国产视频一区在线播放| 91在线精品秘密一区二区| 亚洲国产美女搞黄色| 精品蜜桃在线看| 91麻豆文化传媒在线观看| 日韩福利视频网| 国产精品婷婷午夜在线观看| 精品污污网站免费看| 国产在线精品一区二区| 亚洲卡通欧美制服中文| 日韩欧美中文字幕制服| 成人免费看的视频| 蜜桃精品在线观看| 成人免费一区二区三区视频 | 国产成都精品91一区二区三| 亚洲黄色尤物视频| 久久蜜臀中文字幕| 欧美图片一区二区三区| 国产成人精品亚洲午夜麻豆| 天天影视色香欲综合网老头| 久久久高清一区二区三区| 337p亚洲精品色噜噜噜| 大陆成人av片| 九九视频精品免费| 艳妇臀荡乳欲伦亚洲一区| 久久精品水蜜桃av综合天堂| 欧美日韩成人综合天天影院 | 亚洲高清免费观看高清完整版在线观看| 日韩欧美激情在线| 欧美影院精品一区| 国产精品性做久久久久久| 视频一区二区国产| 亚洲永久免费视频| 亚洲欧美综合另类在线卡通| 久久久影视传媒| 日韩三级中文字幕| 欧美老肥妇做.爰bbww| 色综合久久99| 91在线精品一区二区| 国产寡妇亲子伦一区二区| 久久国产人妖系列| 美女视频一区二区| 午夜影视日本亚洲欧洲精品| 日韩一区在线播放| 亚洲国产高清在线观看视频| 久久日一线二线三线suv| 日韩一二三区不卡| 51精品国自产在线| 在线不卡a资源高清| 欧美日韩在线直播| 欧美日韩国产一级片| 91黄视频在线观看| 91福利精品第一导航| 色婷婷久久99综合精品jk白丝| 99综合电影在线视频| 99热精品国产| 色综合久久66| 在线欧美日韩精品| 欧美一a一片一级一片| 色婷婷综合久久久中文字幕| 一本大道久久a久久精二百| 色婷婷综合久久久中文字幕| 欧美午夜视频网站| 欧美视频在线一区二区三区 | 国产精品久久久久久久久搜平片 | 精品国产制服丝袜高跟| 精品欧美乱码久久久久久| 精品国产人成亚洲区| 久久免费电影网| 国产精品成人午夜| 亚洲欧美日韩成人高清在线一区| 一区二区激情视频| 日本成人在线视频网站| 久久成人久久鬼色| 东方aⅴ免费观看久久av| jlzzjlzz欧美大全| 欧美色涩在线第一页| 日韩一区和二区| 国产农村妇女毛片精品久久麻豆| 成人免费在线观看入口| 性感美女久久精品| 国产一区二区视频在线播放| 99视频精品在线| 在线电影欧美成精品| 久久久美女艺术照精彩视频福利播放| 国产精品情趣视频| 午夜欧美视频在线观看 | www.日韩在线| 欧美日韩亚洲综合在线 | 日韩欧美一区二区免费| 久久久综合精品| 亚洲综合色噜噜狠狠| 精品系列免费在线观看| 色婷婷综合激情| 精品嫩草影院久久| 一区二区三区日本| 国产精品中文字幕欧美| 在线日韩一区二区| 久久久蜜桃精品| 午夜亚洲国产au精品一区二区| 国产成人三级在线观看| 欧美视频一区在线| 国产欧美日韩亚州综合| 日产精品久久久久久久性色| 不卡大黄网站免费看| 日韩精品一区二区三区中文不卡 | 中文字幕一区二区三区乱码在线| 丝袜美腿成人在线| 91蜜桃婷婷狠狠久久综合9色| 日韩一卡二卡三卡国产欧美| 亚洲三级在线免费观看| 国产精品一二二区| 精品视频一区二区三区免费| 中文字幕欧美区| 精品一区二区免费在线观看| 在线看国产日韩| 国产精品久久久久久户外露出| 免费观看30秒视频久久| 在线看一区二区| 最新成人av在线| 国产成人免费视频一区| 日韩欧美电影一二三| 亚洲国产成人高清精品| 91在线精品一区二区| 国产日产欧美一区| 精品无人码麻豆乱码1区2区 | 欧美日本免费一区二区三区| 国产精品丝袜一区| 国产高清在线观看免费不卡| 日韩精品中午字幕| 丝瓜av网站精品一区二区| 在线观看免费成人| 成人免费视频在线观看| 不卡高清视频专区| 久久精品视频一区二区三区| 精品一区二区免费视频| 欧美日韩不卡在线| 亚洲午夜av在线| 欧美午夜电影一区| 亚洲成人免费av| 欧美日韩在线播放三区四区| 亚洲bt欧美bt精品| 欧美一二三在线| 国内精品伊人久久久久av一坑|