亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? top.mrp

?? FPGA讀SRAM中的數再傳給CY7C68013
?? MRP
字號:
Release 6.2i Map G.28Xilinx Mapping Report File for Design 'top'Design Information------------------Command Line   : D:/install/Xilinx/bin/nt/map.exe -intstyle ise -p
xc3s400-pq208-4 -cm area -pr b -k 4 -c 100 -tx off -o top_map.ncd top.ngd
top.pcf Target Device  : x3s400Target Package : pq208Target Speed   : -4Mapper Version : spartan3 -- $Revision: 1.16.8.1 $Mapped Date    : Fri Dec 15 10:43:39 2006Design Summary--------------Number of errors:      0Number of warnings:    0Logic Utilization:  Number of Slice Flip Flops:          68 out of   7,168    1%  Number of 4 input LUTs:              76 out of   7,168    1%Logic Distribution:  Number of occupied Slices:                           60 out of   3,584    1%    Number of Slices containing only related logic:      60 out of      60  100%    Number of Slices containing unrelated logic:          0 out of      60    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            101 out of   7,168    1%  Number used as logic:                 76  Number used as a route-thru:          25  Number of bonded IOBs:               45 out of     141   31%  Number of GCLKs:                     1 out of       8   12%Total equivalent gate count for design:  1,153Additional JTAG gate count for IOBs:  2,160Peak Memory Usage:  74 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------Section 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
   limited output drivers. The delay on speed critical outputs can be
   dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.INFO:MapLib:535 - The following Virtex BUFG(s) is/are being retargetted to
   Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:   BUFGP symbol "clk_BUFGP" (output signal=clk_BUFGP)Section 4 - Removed Logic Summary---------------------------------   8 block(s) removed   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Unused block "data_SRAM_0_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_1_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_2_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_3_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_4_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_5_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_6_IOBUF/OBUFT" (TRI) removed.Unused block "data_SRAM_7_IOBUF/OBUFT" (TRI) removed.Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   ||                                    |         |           |             | Strength | Rate |          |          | Delay |+------------------------------------------------------------------------------------------------------------------------+| CE_SRAM                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || LB_SRAM                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || OE_SRAM                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || UB_SRAM                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || WE_SRAM                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<0>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<1>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<2>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<3>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<4>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<5>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<6>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<7>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<8>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<9>                       | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<10>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<11>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<12>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<13>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<14>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || addr_SRAM<15>                      | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || clk                                | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || data_SRAM<0>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<1>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<2>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<3>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<4>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<5>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<6>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || data_SRAM<7>                       | IOB     | BIDIR     | LVCMOS25    |          |      |          |          |       || fifoaddr<0>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifoaddr<1>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<0>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<1>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<2>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<3>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<4>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<5>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<6>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || fifodata<7>                        | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || full_flag                          | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || led                                | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || pktend                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || reset                              | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || slwr                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 45Number of Equivalent Gates for Design = 1,153Number of RPM Macros = 0Number of Hard Macros = 0DCIRESETs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DCMs = 0GCLKs = 1ICAPs = 018X18 Multipliers = 0Block RAMs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 13IOB Dual-Rate Flops not driven by LUTs = 0IOB Dual-Rate Flops = 0IOB Slave Pads = 0IOB Master Pads = 0IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 0IOB Flip Flops = 0Unbonded IOBs = 0Bonded IOBs = 45Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MUXFXs = 0MULTANDs = 04 input LUTs used as Route-Thrus = 254 input LUTs = 76Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 13Slice Flip Flops = 68SliceMs = 0SliceLs = 60Slices = 60Number of LUT signals with 4 loads = 0Number of LUT signals with 3 loads = 1Number of LUT signals with 2 loads = 2Number of LUT signals with 1 load = 67NGM Average fanout of LUT = 2.04NGM Maximum fanout of LUT = 23NGM Average fanin for LUT = 3.5263Number of LUT symbols = 76Number of IPAD symbols = 3Number of IBUF symbols = 11Number of BIPAD symbols = 8

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品中文字幕在线观看| 成人av影院在线| 亚洲与欧洲av电影| 亚洲欧美另类综合偷拍| 欧美国产精品一区二区| 国产精品白丝在线| 亚洲视频电影在线| 亚洲视频一二三区| 一卡二卡欧美日韩| 亚洲福利一区二区| 日韩高清在线观看| 激情综合网激情| 国产精品影视在线观看| 成人午夜av电影| 99精品视频一区| 欧美图片一区二区三区| 777久久久精品| 国产亚洲欧美日韩在线一区| 国产精品美女视频| 亚洲一区在线观看网站| 蜜桃视频第一区免费观看| 国产一区二区成人久久免费影院| www.亚洲激情.com| 欧美丰满嫩嫩电影| 久久亚洲免费视频| 亚洲视频每日更新| 老司机午夜精品99久久| 97精品视频在线观看自产线路二| 欧美视频在线不卡| 久久亚洲综合色一区二区三区| 亚洲人吸女人奶水| 久久国产麻豆精品| 一本色道久久加勒比精品| 欧美变态tickling挠脚心| 国产精品毛片大码女人| 免费观看久久久4p| 一道本成人在线| 精品国产一区二区三区久久影院| 日韩毛片高清在线播放| 日本成人在线电影网| jizz一区二区| 精品国产自在久精品国产| 一区二区视频免费在线观看| 国产一区二区导航在线播放| 欧美视频一区二区三区四区 | 亚洲一区二区三区国产| 日本成人在线看| 99re亚洲国产精品| 日韩欧美国产一区二区在线播放 | 亚洲大型综合色站| 国产成人在线视频免费播放| 欧美福利电影网| 日韩一区欧美小说| 国产精品69毛片高清亚洲| 欧美日韩夫妻久久| 亚洲欧美日韩在线不卡| 国产激情一区二区三区四区 | 国产精品嫩草久久久久| 精品写真视频在线观看| 欧美一区二区三区公司| 亚洲一级二级在线| 91在线小视频| 国产亚洲精品超碰| 日韩电影在线一区二区| 精品视频999| 一级中文字幕一区二区| 色乱码一区二区三区88| 亚洲欧洲精品天堂一级| 成人激情视频网站| 国产视频视频一区| 国产成人精品影院| 国产日韩精品久久久| 一区二区不卡在线视频 午夜欧美不卡在 | 成人性生交大片免费看中文| 精品三级在线看| 六月丁香婷婷色狠狠久久| 欧美视频一区二区三区| 五月综合激情网| 91精品国产免费久久综合| 日本一区中文字幕| 欧美喷潮久久久xxxxx| 午夜精品一区二区三区免费视频 | 91福利国产精品| 亚洲综合小说图片| 欧美日韩久久久一区| 亚洲va国产va欧美va观看| 欧美精品在线视频| 日本成人在线不卡视频| 久久久久亚洲综合| 成人中文字幕电影| 亚洲精品中文字幕在线观看| 欧美日韩免费电影| 麻豆国产精品一区二区三区 | 久久色在线观看| 国产白丝精品91爽爽久久| 国产精品久久久久久亚洲伦| 欧美在线观看一区二区| 免费久久99精品国产| 中文在线免费一区三区高中清不卡| 91免费国产在线观看| 日韩高清不卡一区二区三区| 国产调教视频一区| 色婷婷久久综合| 久久精品国产免费| 中文字幕五月欧美| 欧美丰满少妇xxxbbb| 国产69精品久久久久777| 一区二区三区四区激情| 精品国产一区二区三区忘忧草| 99久久精品99国产精品| 午夜伦理一区二区| 欧美韩国一区二区| 欧美久久久久久久久中文字幕| 成人午夜视频免费看| 亚洲国产成人av好男人在线观看| 日韩欧美一卡二卡| 99精品在线免费| 精品亚洲aⅴ乱码一区二区三区| 亚洲美女免费在线| 久久久久久久网| 欧美三级视频在线观看| 成人污视频在线观看| 日本午夜一区二区| 亚洲摸摸操操av| 国产欧美一区二区三区沐欲| 欧美日韩久久久久久| av电影一区二区| 国产精品亚洲人在线观看| 午夜久久电影网| 亚洲精品乱码久久久久久| 久久久精品国产99久久精品芒果| 欧美电影在哪看比较好| 色哟哟精品一区| 国产.欧美.日韩| 精品一区二区三区在线播放| 中文字幕一区二区三区av| 精品国产制服丝袜高跟| 91精品国产手机| 欧美亚洲动漫精品| 91老师片黄在线观看| 国产成人高清在线| 国产乱一区二区| 国内成人自拍视频| 久久99精品国产.久久久久 | caoporn国产一区二区| 国产一区二区三区黄视频| 麻豆国产91在线播放| 久久精品国产久精国产爱| 免费观看成人鲁鲁鲁鲁鲁视频| 日韩**一区毛片| 日本vs亚洲vs韩国一区三区二区| 亚洲一区二区三区四区在线免费观看 | 在线不卡免费av| 欧美亚洲国产bt| 欧美亚洲一区二区在线| 欧美日韩一二三| 欧美日本不卡视频| 欧美夫妻性生活| 日韩三级精品电影久久久| 欧美大片免费久久精品三p| 欧美成人a∨高清免费观看| 精品久久人人做人人爰| 精品国产三级电影在线观看| 久久先锋资源网| 国产精品不卡在线| 亚洲永久精品大片| 日韩 欧美一区二区三区| 国内外成人在线视频| 国产91精品入口| 色综合久久六月婷婷中文字幕| 欧美人成免费网站| 精品久久久久久久人人人人传媒 | 久久精品视频免费| 国产精品美女视频| 亚洲.国产.中文慕字在线| 久久国产欧美日韩精品| 成人免费的视频| 在线视频一区二区三区| 日韩亚洲欧美在线| 国产精品卡一卡二| 视频在线观看一区| 国产激情偷乱视频一区二区三区| 成人免费av资源| 欧美午夜一区二区三区| 2020日本不卡一区二区视频| 中文字幕色av一区二区三区| 亚洲电影一级黄| 国产高清亚洲一区| 欧美图片一区二区三区| 久久精品网站免费观看| 亚洲一区二区三区视频在线播放| 久久精品国产网站| 色婷婷久久久亚洲一区二区三区| 欧美一级艳片视频免费观看| 国产精品蜜臀av| 精品一区二区三区在线视频| 色婷婷综合激情| 欧美国产一区在线| 麻豆精品一二三| 欧美日韩三级视频|