亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? wb_bus_mon.v

?? 人民郵電出版社出版的《FPGA硬件接口設(shè)計實踐》一書的代碼
?? V
字號:


`include "timescale.v"
`include "wb_model_defines.v"
// WISHBONE bus monitor module - it connects to WISHBONE master signals and
// monitors for any illegal combinations appearing on the bus.
module WB_BUS_MON(
                    CLK_I,
                    RST_I,
	            ACK_I,
                    ADDR_O,
                    CYC_O,
                    DAT_I,
                    DAT_O,
                    ERR_I,
                    RTY_I,
                    SEL_O,
                    STB_O,
                    WE_O,
                    TAG_I,
                    TAG_O,
                    CAB_O,
                    log_file_desc
                  ) ;

input                           CLK_I  ;
input                           RST_I  ;
input                           ACK_I  ;
input   [(`WB_ADDR_WIDTH-1):0]  ADDR_O ;
input                           CYC_O  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_I  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_O  ;
input                           ERR_I  ;
input                           RTY_I  ;
input   [(`WB_SEL_WIDTH-1):0]   SEL_O  ;
input                           STB_O  ;
input                           WE_O   ;
input   [(`WB_TAG_WIDTH-1):0] TAG_I  ;
input   [(`WB_TAG_WIDTH-1):0] TAG_O  ;
input                           CAB_O  ;
input [31:0] log_file_desc ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        // when reset is applied, all control signals must be low
        if (CYC_O)
        begin
            $display("*E (%0t) CYC_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CYC_O active under reset", $time) ;
        end
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active under reset", $time) ;
        end
        /*if (ACK_I)
            $display("ACK_I active under reset") ;*/
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active under reset", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active under reset", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active under reset", $time) ;
        end
    end // reset
    else
    if (~CYC_O)
    begin
        // when cycle indicator is low, all control signals must be low
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active without CYC_O being active", $time) ;
        end
        if (ACK_I)
        begin
            $display("*E (%0t) ACK_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I active without CYC_O being active", $time) ;
        end
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active without CYC_O being active", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active without CYC_O being active", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active without CYC_O being active", $time) ;
        end
    end // ~CYC_O
end

reg [`WB_DATA_WIDTH-1:0] previous_data ;
reg [`WB_ADDR_WIDTH-1:0] previous_address ;
reg [`WB_SEL_WIDTH-1:0] previous_sel ;
reg                     previous_stb ;
reg                     previous_ack ;
reg                     previous_err ;
reg                     previous_rty ;
reg                     previous_cyc ;
reg can_change ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        previous_stb <= 1'b0 ;
        previous_ack <= 1'b0 ;
        previous_err <= 1'b0 ;
        previous_rty <= 1'b0 ;
        previous_cyc <= 1'b0 ;
    end
    else
    begin
        previous_stb <= STB_O ;
        previous_ack <= ACK_I ;
        previous_err <= ERR_I ;
        previous_rty <= RTY_I ;
        previous_cyc <= CYC_O ;
    end
end

// cycle monitor
always@(posedge CLK_I)
begin
    if (CYC_O && ~RST_I) // cycle in progress
    begin
        if (STB_O)
        begin
            // check for two control signals active at same edge
            if ( ACK_I && RTY_I )
            begin
                $display("*E (%0t) ACK_I and RTY_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and RTY_I asserted at the same time during cycle", $time) ;
            end
            if ( ACK_I && ERR_I )
            begin
                $display("*E (%0t) ACK_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and ERR_I asserted at the same time during cycle", $time) ;
            end
            if ( RTY_I && ERR_I )
            begin
                $display("*E (%0t) RTY_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I and ERR_I asserted at the same time during cycle", $time) ;
            end

            if ( can_change !== 1 )
            begin
                if ( ADDR_O !== previous_address )
                begin
                    $display("*E (%0t) WB bus monitor detected address change in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected address change in the middle of the cycle!", $time) ;
                end

                if ( SEL_O !== previous_sel )
                begin
                    $display("*E (%0t) WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                end

                if ( (WE_O !== 0) && ( DAT_O !== previous_data ) )
                begin
                    $display("*E (%0t) WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                end
            end

            if ( ACK_I || RTY_I || ERR_I )
                can_change       = 1 ;
            else
            begin
                previous_data    = DAT_O ;
                previous_address = ADDR_O ;
                previous_sel     = SEL_O ;
                can_change = 0 ;
            end

        end // STB_O
        else
        begin //~STB_O
            // while STB_O is inactive, only ACK_I is allowed to be active
            if ( ERR_I )
            begin
                $display("*E (%0t) ERR_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I asserted during cycle without STB_O", $time) ;
            end
            if ( RTY_I )
            begin
                $display("*E (%0t) RTY_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I asserted during cycle without STB_O", $time) ;
            end

            if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
            begin
                $display("STB_O de-asserted without reception of slave response") ;
                $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
            end

            can_change = 1 ;
        end   // ~STB_O
    end // cycle in progress
    else if (!RST_I)
    begin
        // cycle not in progress anymore
        can_change = 1 ;
        if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
        begin
            $display("STB_O de-asserted without reception of slave response") ;
            $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
        end
    end
end // cycle monitor

// CAB_O monitor - CAB_O musn't change during one cycle
reg [1:0] first_cab_val ;
always@(posedge CLK_I or RST_I)
begin
    if ((CYC_O === 0) || RST_I)
        first_cab_val <= 2'b00 ;
    else
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_cab_val[1] === 1'b0)
            first_cab_val <= {1'b1, CAB_O} ;
        else if ( first_cab_val[0] !== CAB_O )
        begin
            $display("*E (%0t) CAB_O value changed during cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O value changed during cycle", $time) ;
        end
    end
end // CAB_O monitor

// WE_O monitor for consecutive address bursts
reg [1:0] first_we_val ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        first_we_val <= 2'b00 ;
    else
    if (STB_O)
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_we_val[1] == 1'b0)
            first_we_val <= {1'b1, WE_O} ;
        else if ( first_we_val[0] != WE_O )
        begin
            $display("*E (%0t) WE_O value changed during CAB cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)WE_O value changed during CAB cycle", $time) ;
        end
    end
end // CAB_O monitor

// address monitor for consecutive address bursts
reg [`WB_ADDR_WIDTH:0] address ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        address <= {(`WB_ADDR_WIDTH + 1){1'b0}} ;
    else
    begin
        if (STB_O && ACK_I)
        begin
            if (address[`WB_ADDR_WIDTH] == 1'b0)
                address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            else
            begin
                if ( address[(`WB_ADDR_WIDTH-1):0] != ADDR_O)
                begin
                    $display("*E (%0t) Consecutive address burst address incrementing incorrect", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)Consecutive address burst address incrementing incorrect", $time) ;
                end
                else
                    address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            end
        end
    end
end // address monitor

// data monitor
always@(posedge CLK_I or posedge RST_I)
begin
    if (CYC_O && STB_O && ~RST_I)
    begin
        if ( ((^ADDR_O) !== 1'b1) && ((^ADDR_O) !== 1'b0) )
        begin
            $display("*E (%0t) Master provided invalid address and qualified it with STB_O", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid address and qualified it with STB_O", $time) ;
        end
        if ( WE_O )
        begin
            if (
                (SEL_O[0] && (((^DAT_O[7:0])   !== 1'b0) && ((^DAT_O[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_O[15:8])  !== 1'b0) && ((^DAT_O[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_O[23:16]) !== 1'b0) && ((^DAT_O[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_O[31:24]) !== 1'b0) && ((^DAT_O[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Master provided invalid data during write and qualified it with STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid data during write and qualified it with STB_O", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
            end

        end
        else
        if (~WE_O && ACK_I)
        begin
            if (
                (SEL_O[0] && (((^DAT_I[7:0])   !== 1'b0) && ((^DAT_I[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_I[15:8])  !== 1'b0) && ((^DAT_I[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_I[23:16]) !== 1'b0) && ((^DAT_I[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_I[31:24]) !== 1'b0) && ((^DAT_I[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
            end
        end
    end
end

initial
begin
    previous_data = 0 ;
    previous_address = 0 ;
    can_change = 1 ;
end
endmodule // BUS_MON

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91免费观看在线| 欧美三级韩国三级日本一级| 成人av中文字幕| 专区另类欧美日韩| 欧美日韩成人综合| 99国产精品一区| 国产风韵犹存在线视精品| 国产精品久久久久7777按摩| 日韩欧美一区电影| 欧洲一区在线观看| 成人性生交大片免费看在线播放| 午夜精品久久久久久久| 欧美影院一区二区三区| 成人亚洲精品久久久久软件| 91性感美女视频| 日韩午夜电影av| 欧美一区二区三区在| 欧美在线啊v一区| 国产精品三级久久久久三级| 中文字幕av一区二区三区免费看| 欧美成人伊人久久综合网| 欧美电影在线免费观看| 日韩欧美国产wwwww| 国产欧美精品一区二区三区四区| 欧美日韩国产综合视频在线观看| 2021久久国产精品不只是精品| 91精品国产色综合久久| 亚洲主播在线观看| 婷婷国产v国产偷v亚洲高清| 成人h动漫精品| 亚洲少妇30p| 亚洲高清视频在线| 欧美专区日韩专区| 日韩美女视频一区| 欧美人xxxx| 视频一区二区欧美| 99久久精品免费精品国产| **性色生活片久久毛片| 国内一区二区视频| 色老汉av一区二区三区| 欧美一区二区三区色| 九九在线精品视频| 欧美视频在线播放| 丁香一区二区三区| 久久久无码精品亚洲日韩按摩| 日日摸夜夜添夜夜添精品视频| 久久久不卡网国产精品一区| 欧美日韩高清一区二区| 国产福利一区二区| 免费看欧美女人艹b| 欧美日韩精品一区二区三区蜜桃| 久久不见久久见免费视频1| 精品视频1区2区| 日韩精品乱码av一区二区| 99久久婷婷国产综合精品电影| 亚洲午夜一区二区| 亚洲美女精品一区| 成人黄色免费短视频| 经典一区二区三区| 青椒成人免费视频| 天堂成人国产精品一区| 亚洲精品国产a久久久久久| 久久精品日韩一区二区三区| 亚洲人成精品久久久久| 国产精品网站在线观看| 亚洲国产精品二十页| 欧美精品色一区二区三区| 在线亚洲一区二区| 在线一区二区视频| 一本大道综合伊人精品热热 | 国产精品美女久久久久久久网站| 7777精品伊人久久久大香线蕉 | 亚洲男人的天堂在线观看| 亚洲精品欧美专区| 天堂一区二区在线免费观看| 免费国产亚洲视频| 成人永久免费视频| 日本高清不卡视频| 日韩一区国产二区欧美三区| 26uuuu精品一区二区| 亚洲一区二区三区美女| 国产成人精品免费网站| 欧美伊人精品成人久久综合97 | 欧美日韩精品高清| 久久久国产精品麻豆| 亚洲高清免费观看 | 波多野结衣中文字幕一区| 欧美精品乱码久久久久久| 久久久精品影视| 日韩在线一区二区三区| 97精品电影院| 中文字幕一区在线| 国产精品一区二区视频| 国产一区二区三区高清播放| 美女免费视频一区二区| 久久精品久久99精品久久| 一本色道久久综合亚洲91| 亚洲图片欧美色图| 国产在线播精品第三| 欧美高清性hdvideosex| 亚洲va欧美va人人爽午夜| 亚洲一区二区在线观看视频| 色呦呦网站一区| 洋洋av久久久久久久一区| 五月天丁香久久| 欧美日本一区二区三区| 亚洲国产一区视频| 91精品国产91久久久久久一区二区| 亚洲曰韩产成在线| 色婷婷久久久久swag精品| 一区二区三区四区视频精品免费| 成人黄页毛片网站| 夜色激情一区二区| 日韩欧美的一区| 国产福利一区二区| 一区二区三区鲁丝不卡| 欧美日韩一级片网站| 欧美aaa在线| 一级做a爱片久久| 日韩美女主播在线视频一区二区三区 | 狠狠色伊人亚洲综合成人| 亚洲国产精品传媒在线观看| 欧美性videosxxxxx| 国产精品亚洲午夜一区二区三区| 国产精品动漫网站| 精品国产不卡一区二区三区| 亚洲图片欧美色图| 国产精品久久毛片a| 日韩欧美国产高清| 欧美性高清videossexo| 国产美女精品一区二区三区| 图片区小说区区亚洲影院| 国产视频一区二区在线| 欧美一激情一区二区三区| 91福利视频久久久久| 色av成人天堂桃色av| 99久久婷婷国产综合精品| 国产在线视频不卡二| 美国毛片一区二区| 日韩高清电影一区| 中文字幕国产精品一区二区| 日韩欧美国产一区在线观看| 在线观看视频一区二区欧美日韩| 国产成人免费视频网站| 成人久久视频在线观看| aaa欧美大片| 国产一区二区三区不卡在线观看 | 久久婷婷一区二区三区| 久久综合五月天婷婷伊人| 久久久精品蜜桃| 蜜桃视频一区二区三区| 精品亚洲国产成人av制服丝袜 | 最新国产精品久久精品| 亚洲午夜精品久久久久久久久| 亚洲一区在线免费观看| 奇米在线7777在线精品| 麻豆精品久久久| 97成人超碰视| 精品国产亚洲一区二区三区在线观看 | 久久久美女毛片| 一区二区成人在线观看| 国内精品久久久久影院色| 99久久亚洲一区二区三区青草| 欧美精品乱人伦久久久久久| 欧美精品一区二区三区蜜桃视频 | 日韩欧美国产系列| 亚洲裸体xxx| 国产精品亚洲综合一区在线观看| 欧洲av一区二区嗯嗯嗯啊| 国产午夜精品久久久久久久| 日韩制服丝袜av| 欧美精品免费视频| 亚洲第一激情av| 99久久精品费精品国产一区二区| 日韩视频一区二区| 奇米四色…亚洲| 欧美一卡二卡三卡| 麻豆精品新av中文字幕| 精品美女一区二区| 久久99精品一区二区三区三区| 色先锋资源久久综合| 亚洲日本韩国一区| 日本高清不卡aⅴ免费网站| 伊人性伊人情综合网| 91久久人澡人人添人人爽欧美 | 国产麻豆一精品一av一免费| 欧美大尺度电影在线| 国产精品99久| 亚洲另类一区二区| 91麻豆精品国产91久久久久| 狠狠色丁香婷综合久久| 亚洲情趣在线观看| 欧美一区二区三区性视频| 久久国产精品色| 亚洲天堂成人网| 精品国产三级a在线观看| www.av亚洲| 国产毛片精品国产一区二区三区| 一区二区三区不卡视频在线观看| 欧美mv日韩mv国产网站app|