亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? 基于TMS320F2812的AMR+RS編解碼+OFDM調制解調源程序。是stand alone運行版本
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//  0.58| 29 Jun 2002 | L.H. | Fixed missing bits in GPTCONA
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 T1CMPOE:1;       // 4 	Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T3CMPOE:1;       // 4 	Timer3 compare output
   Uint16 T4CMPOE:1;       // 5     Timer4 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd2:1;         // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美电影一区二区| 国产精品亚洲人在线观看| 国产精品成人免费| 国产农村妇女精品| 中文字幕免费不卡在线| 中文字幕精品在线不卡| 中文字幕第一区二区| 国产精品久久久久影院色老大| 国产91精品一区二区| 国产成人午夜99999| 懂色av中文一区二区三区| 国产成人99久久亚洲综合精品| 国产一区亚洲一区| 国产一区二三区| 高清视频一区二区| 色94色欧美sute亚洲13| 91原创在线视频| 欧美熟乱第一页| 精品人在线二区三区| 国产午夜精品久久久久久久| 国产精品福利一区二区三区| 亚洲一区二区偷拍精品| 麻豆精品精品国产自在97香蕉| 国内欧美视频一区二区| 99麻豆久久久国产精品免费 | 91免费版在线| 欧美人伦禁忌dvd放荡欲情| 日韩欧美视频在线| 国产精品电影院| 热久久久久久久| 丁香六月综合激情| 欧美日韩一区二区三区不卡| 欧美精品一区二区三区很污很色的 | 一区二区三区在线影院| 五月综合激情网| 国产福利不卡视频| 欧美日韩一级片在线观看| 久久久久久久精| 亚洲高清不卡在线| 成人sese在线| 日韩免费一区二区| 一二三区精品福利视频| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 亚洲成国产人片在线观看| 国产麻豆精品一区二区| 欧美男同性恋视频网站| 国产精品亲子乱子伦xxxx裸| 日韩 欧美一区二区三区| aaa欧美大片| 国产偷国产偷精品高清尤物| 性感美女极品91精品| 97久久精品人人澡人人爽| 精品国产第一区二区三区观看体验| 亚洲视频在线观看一区| 懂色一区二区三区免费观看| 日韩欧美成人激情| 首页国产欧美久久| 欧美视频自拍偷拍| 亚洲欧美日本韩国| 91丝袜国产在线播放| 久久久99久久| 国产精品一二三在| 精品女同一区二区| 青青国产91久久久久久| 欧美丰满高潮xxxx喷水动漫| 亚洲自拍偷拍九九九| 91国模大尺度私拍在线视频| 日韩一区在线看| thepron国产精品| 中文字幕在线一区| 91网站在线观看视频| 国产精品久久久久久久久久久免费看 | 日本少妇一区二区| 欧美片在线播放| 日本成人中文字幕| 日韩欧美黄色影院| 久热成人在线视频| 久久伊人中文字幕| 高清不卡在线观看av| 欧美国产日本视频| 91蜜桃在线免费视频| 亚洲激情一二三区| 欧美日韩aaa| 精品一区二区三区在线观看国产| 精品日韩成人av| 成人精品一区二区三区四区| 1024成人网| 欧美日韩久久久久久| 麻豆freexxxx性91精品| 久久影院视频免费| 91免费看片在线观看| 亚洲综合免费观看高清在线观看| 欧美亚一区二区| 裸体歌舞表演一区二区| 国产视频一区二区三区在线观看 | 国产精品美女久久久久久| 99久久婷婷国产综合精品电影| 亚洲乱码精品一二三四区日韩在线| 91网页版在线| 久久精品国产久精国产| 国产精品欧美一区二区三区| 欧洲人成人精品| 久久精品国产一区二区| 国产精品高潮呻吟久久| 欧美日韩三级在线| 国产电影精品久久禁18| 亚洲精品日韩综合观看成人91| 欧美老肥妇做.爰bbww视频| 国产精品一区免费视频| 亚洲aaa精品| 国产精品午夜在线| 91精品国产综合久久香蕉麻豆 | 99免费精品视频| 美美哒免费高清在线观看视频一区二区 | 成人网男人的天堂| 奇米精品一区二区三区在线观看| 国产精品久久久久影视| 日韩一区二区三区四区| 99国产一区二区三精品乱码| 人妖欧美一区二区| 亚洲欧洲精品一区二区精品久久久 | aaa国产一区| 黄网站免费久久| 亚洲mv在线观看| 一区二区在线观看免费| 精品sm捆绑视频| 欧美日韩精品一区视频| 91麻豆高清视频| 国产不卡在线一区| 狠狠色丁香久久婷婷综合_中| 亚洲一区在线免费观看| 国产精品三级av| 26uuu欧美| 欧美一区二区三区四区视频| 欧美在线一区二区| 日本丶国产丶欧美色综合| 成人网在线免费视频| 国产一区999| 国产老妇另类xxxxx| 麻豆freexxxx性91精品| 日韩av不卡在线观看| 亚洲一级二级三级在线免费观看| 国产精品久久久久久妇女6080| 久久久久久久久久久久久女国产乱 | 337p粉嫩大胆色噜噜噜噜亚洲| 欧美夫妻性生活| 欧美日韩成人一区二区| 欧美日韩精品是欧美日韩精品| 91年精品国产| 在线免费av一区| 欧美日韩一卡二卡三卡 | 亚洲最新视频在线观看| 亚洲欧美日韩小说| 一区二区三区**美女毛片| 亚洲精品一二三四区| 亚洲精品一二三区| 亚洲永久精品大片| 亚洲va天堂va国产va久| 午夜精品福利一区二区蜜股av| 亚洲国产aⅴ天堂久久| 亚洲国产精品精华液网站| 亚洲成a人片综合在线| 日日夜夜免费精品| 狠狠色丁香九九婷婷综合五月 | 成人欧美一区二区三区黑人麻豆 | 久草热8精品视频在线观看| 精品一区二区三区香蕉蜜桃| 玖玖九九国产精品| 成人午夜视频在线| 91丝袜国产在线播放| 欧美色视频在线| 欧美区在线观看| 久久伊99综合婷婷久久伊| 久久久一区二区三区| 国产欧美精品区一区二区三区 | 五月婷婷欧美视频| 韩国欧美国产一区| 不卡在线视频中文字幕| 欧美自拍丝袜亚洲| 欧美电视剧在线看免费| 国产精品美女一区二区| 日韩精品亚洲专区| 国产91色综合久久免费分享| 91成人在线免费观看| 欧美一区二区三区在| 国产精品你懂的在线| 青草av.久久免费一区| va亚洲va日韩不卡在线观看| 欧美日韩一区在线| 国产精品久久久久影院亚瑟| 日日骚欧美日韩| 成人激情图片网| 日韩精品一区二区三区视频在线观看| 国产精品家庭影院| 奇米四色…亚洲| 一本一本久久a久久精品综合麻豆| 日韩免费福利电影在线观看| 亚洲精品视频免费看| 国产91综合网| 欧美一级xxx|